blob: 4af9c3a8dea355bf5e9b99b6e7a98f06e02c6bd1 [file] [log] [blame]
Gurchetan Singh73c141e2021-01-21 14:51:19 -08001/*
2 * Copyright 2021 The Chromium OS Authors. All rights reserved.
3 * Use of this source code is governed by a BSD-style license that can be
4 * found in the LICENSE file.
5 */
6
7#include <errno.h>
8#include <string.h>
9#include <sys/mman.h>
10#include <xf86drm.h>
11
Yiwei Zhangb7a64442021-09-30 05:13:10 +000012#include "drv_helpers.h"
Gurchetan Singh73c141e2021-01-21 14:51:19 -080013#include "drv_priv.h"
14#include "external/virtgpu_cross_domain_protocol.h"
15#include "external/virtgpu_drm.h"
Gurchetan Singh73c141e2021-01-21 14:51:19 -080016#include "util.h"
17#include "virtgpu.h"
18
19#define CAPSET_CROSS_DOMAIN 5
20#define CAPSET_CROSS_FAKE 30
21
Yiwei Zhangbab69032022-12-17 08:32:20 +000022static const uint32_t scanout_render_formats[] = { DRM_FORMAT_ABGR8888, DRM_FORMAT_ARGB8888,
23 DRM_FORMAT_RGB565, DRM_FORMAT_XBGR8888,
Gurchetan Singh73c141e2021-01-21 14:51:19 -080024 DRM_FORMAT_XRGB8888 };
25
Yiwei Zhangbab69032022-12-17 08:32:20 +000026static const uint32_t texture_only_formats[] = {
27 DRM_FORMAT_R8, DRM_FORMAT_NV12, DRM_FORMAT_P010,
28 DRM_FORMAT_YVU420, DRM_FORMAT_YVU420_ANDROID, DRM_FORMAT_ABGR2101010,
29 DRM_FORMAT_ARGB2101010, DRM_FORMAT_XBGR2101010, DRM_FORMAT_XRGB2101010,
30 DRM_FORMAT_ABGR16161616F
31};
Gurchetan Singh73c141e2021-01-21 14:51:19 -080032
33extern struct virtgpu_param params[];
34
35struct cross_domain_private {
36 uint32_t ring_handle;
37 void *ring_addr;
38 struct drv_array *metadata_cache;
Yiwei Zhange12d3ae2021-09-27 19:58:56 +000039 pthread_mutex_t metadata_cache_lock;
Gurchetan Singh73c141e2021-01-21 14:51:19 -080040};
41
42static void cross_domain_release_private(struct driver *drv)
43{
44 int ret;
45 struct cross_domain_private *priv = drv->priv;
46 struct drm_gem_close gem_close = { 0 };
47
48 if (priv->ring_addr != MAP_FAILED)
49 munmap(priv->ring_addr, PAGE_SIZE);
50
51 if (priv->ring_handle) {
52 gem_close.handle = priv->ring_handle;
53
54 ret = drmIoctl(drv->fd, DRM_IOCTL_GEM_CLOSE, &gem_close);
55 if (ret) {
Yiwei Zhang04954732022-07-13 23:34:33 +000056 drv_loge("DRM_IOCTL_GEM_CLOSE failed (handle=%x) error %d\n",
57 priv->ring_handle, ret);
Gurchetan Singh73c141e2021-01-21 14:51:19 -080058 }
59 }
60
Yiwei Zhange12d3ae2021-09-27 19:58:56 +000061 if (priv->metadata_cache)
62 drv_array_destroy(priv->metadata_cache);
63
64 pthread_mutex_destroy(&priv->metadata_cache_lock);
65
Gurchetan Singh73c141e2021-01-21 14:51:19 -080066 free(priv);
67}
68
69static void add_combinations(struct driver *drv)
70{
71 struct format_metadata metadata;
72
73 // Linear metadata always supported.
74 metadata.tiling = 0;
75 metadata.priority = 1;
76 metadata.modifier = DRM_FORMAT_MOD_LINEAR;
77
78 drv_add_combinations(drv, scanout_render_formats, ARRAY_SIZE(scanout_render_formats),
79 &metadata, BO_USE_RENDER_MASK | BO_USE_SCANOUT);
80
Gurchetan Singh73c141e2021-01-21 14:51:19 -080081 drv_add_combinations(drv, texture_only_formats, ARRAY_SIZE(texture_only_formats), &metadata,
82 BO_USE_TEXTURE_MASK);
83
84 /* Android CTS tests require this. */
85 drv_add_combination(drv, DRM_FORMAT_BGR888, &metadata, BO_USE_SW_MASK);
86
87 drv_modify_combination(drv, DRM_FORMAT_YVU420, &metadata, BO_USE_HW_VIDEO_ENCODER);
88 drv_modify_combination(drv, DRM_FORMAT_NV12, &metadata,
Yiwei Zhang7648f062022-07-13 23:15:22 +000089 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE | BO_USE_HW_VIDEO_DECODER |
90 BO_USE_SCANOUT | BO_USE_HW_VIDEO_ENCODER);
Gurchetan Singh73c141e2021-01-21 14:51:19 -080091
92 /*
93 * R8 format is used for Android's HAL_PIXEL_FORMAT_BLOB and is used for JPEG snapshots
Jason Macnakd0cce892022-07-19 14:48:39 -070094 * from camera, input/output from hardware decoder/encoder and sensors, and
Chia-I Wu52be91e2022-07-11 13:41:44 -070095 * AHBs used as SSBOs/UBOs.
Gurchetan Singh73c141e2021-01-21 14:51:19 -080096 */
97 drv_modify_combination(drv, DRM_FORMAT_R8, &metadata,
Yiwei Zhang7648f062022-07-13 23:15:22 +000098 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE | BO_USE_HW_VIDEO_DECODER |
Jason Macnakd0cce892022-07-19 14:48:39 -070099 BO_USE_HW_VIDEO_ENCODER | BO_USE_SENSOR_DIRECT_DATA |
100 BO_USE_GPU_DATA_BUFFER);
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800101
102 drv_modify_linear_combinations(drv);
103}
104
105static int cross_domain_submit_cmd(struct driver *drv, uint32_t *cmd, uint32_t cmd_size, bool wait)
106{
107 int ret;
108 struct drm_virtgpu_3d_wait wait_3d = { 0 };
109 struct drm_virtgpu_execbuffer exec = { 0 };
110 struct cross_domain_private *priv = drv->priv;
111
Yiwei Zhang15f826c2022-12-16 22:37:03 +0000112 exec.flags = VIRTGPU_EXECBUF_RING_IDX;
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800113 exec.command = (uint64_t)&cmd[0];
114 exec.size = cmd_size;
115 if (wait) {
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800116 exec.bo_handles = (uint64_t)&priv->ring_handle;
117 exec.num_bo_handles = 1;
118 }
119
120 ret = drmIoctl(drv->fd, DRM_IOCTL_VIRTGPU_EXECBUFFER, &exec);
121 if (ret < 0) {
Yiwei Zhang04954732022-07-13 23:34:33 +0000122 drv_loge("DRM_IOCTL_VIRTGPU_EXECBUFFER failed with %s\n", strerror(errno));
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800123 return -EINVAL;
124 }
125
126 ret = -EAGAIN;
127 while (ret == -EAGAIN) {
128 wait_3d.handle = priv->ring_handle;
129 ret = drmIoctl(drv->fd, DRM_IOCTL_VIRTGPU_WAIT, &wait_3d);
130 }
131
132 if (ret < 0) {
Yiwei Zhang04954732022-07-13 23:34:33 +0000133 drv_loge("DRM_IOCTL_VIRTGPU_WAIT failed with %s\n", strerror(errno));
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800134 return ret;
135 }
136
137 return 0;
138}
139
140static bool metadata_equal(struct bo_metadata *current, struct bo_metadata *cached)
141{
142 if ((current->width == cached->width) && (current->height == cached->height) &&
143 (current->format == cached->format) && (current->use_flags == cached->use_flags))
144 return true;
145 return false;
146}
147
148static int cross_domain_metadata_query(struct driver *drv, struct bo_metadata *metadata)
149{
150 int ret = 0;
151 struct bo_metadata *cached_data = NULL;
152 struct cross_domain_private *priv = drv->priv;
153 struct CrossDomainGetImageRequirements cmd_get_reqs;
154 uint32_t *addr = (uint32_t *)priv->ring_addr;
155 uint32_t plane, remaining_size;
156
157 memset(&cmd_get_reqs, 0, sizeof(cmd_get_reqs));
Yiwei Zhange12d3ae2021-09-27 19:58:56 +0000158 pthread_mutex_lock(&priv->metadata_cache_lock);
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800159 for (uint32_t i = 0; i < drv_array_size(priv->metadata_cache); i++) {
160 cached_data = (struct bo_metadata *)drv_array_at_idx(priv->metadata_cache, i);
161 if (!metadata_equal(metadata, cached_data))
162 continue;
163
164 memcpy(metadata, cached_data, sizeof(*cached_data));
165 goto out_unlock;
166 }
167
168 cmd_get_reqs.hdr.cmd = CROSS_DOMAIN_CMD_GET_IMAGE_REQUIREMENTS;
169 cmd_get_reqs.hdr.cmd_size = sizeof(struct CrossDomainGetImageRequirements);
170
171 cmd_get_reqs.width = metadata->width;
172 cmd_get_reqs.height = metadata->height;
173 cmd_get_reqs.drm_format =
174 (metadata->format == DRM_FORMAT_YVU420_ANDROID) ? DRM_FORMAT_YVU420 : metadata->format;
175 cmd_get_reqs.flags = metadata->use_flags;
176
177 /*
178 * It is possible to avoid blocking other bo_create() calls by unlocking before
179 * cross_domain_submit_cmd() and re-locking afterwards. However, that would require
180 * another scan of the metadata cache before drv_array_append in case two bo_create() calls
181 * do the same metadata query. Until cross_domain functionality is more widely tested,
182 * leave this optimization out for now.
183 */
184 ret = cross_domain_submit_cmd(drv, (uint32_t *)&cmd_get_reqs, cmd_get_reqs.hdr.cmd_size,
185 true);
186 if (ret < 0)
187 goto out_unlock;
188
189 memcpy(&metadata->strides, &addr[0], 4 * sizeof(uint32_t));
190 memcpy(&metadata->offsets, &addr[4], 4 * sizeof(uint32_t));
191 memcpy(&metadata->format_modifier, &addr[8], sizeof(uint64_t));
192 memcpy(&metadata->total_size, &addr[10], sizeof(uint64_t));
Gurchetan Singh4e767d32021-08-25 10:24:50 -0700193 memcpy(&metadata->blob_id, &addr[12], sizeof(uint32_t));
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800194
Gurchetan Singh4e767d32021-08-25 10:24:50 -0700195 metadata->map_info = addr[13];
196 metadata->memory_idx = addr[14];
197 metadata->physical_device_idx = addr[15];
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800198
Rob Clark8513e1f2022-07-18 14:34:20 -0700199 /* Detect buffers, which have no particular stride alignment requirement: */
200 if ((metadata->height == 1) && (metadata->format == DRM_FORMAT_R8)) {
201 metadata->strides[0] = metadata->width;
202 }
203
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800204 remaining_size = metadata->total_size;
205 for (plane = 0; plane < metadata->num_planes; plane++) {
206 if (plane != 0) {
207 metadata->sizes[plane - 1] = metadata->offsets[plane];
208 remaining_size -= metadata->offsets[plane];
209 }
210 }
211
212 metadata->sizes[plane - 1] = remaining_size;
213 drv_array_append(priv->metadata_cache, metadata);
214
215out_unlock:
Yiwei Zhange12d3ae2021-09-27 19:58:56 +0000216 pthread_mutex_unlock(&priv->metadata_cache_lock);
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800217 return ret;
218}
219
Rob Clarkbb62d422022-07-20 11:27:23 -0700220/* Fill out metadata for guest buffers, used only for CPU access: */
221void cross_domain_get_emulated_metadata(struct bo_metadata *metadata)
222{
223 uint32_t offset = 0;
224
225 for (size_t i = 0; i < metadata->num_planes; i++) {
Yiwei Zhangccfca972022-08-10 18:22:34 +0000226 metadata->strides[i] = drv_stride_from_format(metadata->format, metadata->width, i);
227 metadata->sizes[i] = drv_size_from_format(metadata->format, metadata->strides[i],
228 metadata->height, i);
Rob Clarkbb62d422022-07-20 11:27:23 -0700229 metadata->offsets[i] = offset;
230 offset += metadata->sizes[i];
231 }
232
233 metadata->total_size = offset;
234}
235
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800236static int cross_domain_init(struct driver *drv)
237{
238 int ret;
239 struct cross_domain_private *priv;
240 struct drm_virtgpu_map map = { 0 };
241 struct drm_virtgpu_get_caps args = { 0 };
242 struct drm_virtgpu_context_init init = { 0 };
243 struct drm_virtgpu_resource_create_blob drm_rc_blob = { 0 };
244 struct drm_virtgpu_context_set_param ctx_set_params[2] = { { 0 } };
245
246 struct CrossDomainInit cmd_init;
247 struct CrossDomainCapabilities cross_domain_caps;
248
249 memset(&cmd_init, 0, sizeof(cmd_init));
250 if (!params[param_context_init].value)
251 return -ENOTSUP;
252
253 if ((params[param_supported_capset_ids].value & (1 << CAPSET_CROSS_DOMAIN)) == 0)
254 return -ENOTSUP;
255
Gurchetan Singhb2917b22021-04-28 16:24:49 -0700256 if (!params[param_resource_blob].value)
257 return -ENOTSUP;
258
259 /// Need zero copy memory
260 if (!params[param_host_visible].value && !params[param_create_guest_handle].value)
261 return -ENOTSUP;
262
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800263 priv = calloc(1, sizeof(*priv));
Yiwei Zhangafdf87d2021-09-28 04:06:06 +0000264 if (!priv)
265 return -ENOMEM;
266
Yiwei Zhange12d3ae2021-09-27 19:58:56 +0000267 ret = pthread_mutex_init(&priv->metadata_cache_lock, NULL);
Jason Macnakaf840f02021-10-04 16:07:48 -0700268 if (ret) {
Yiwei Zhange12d3ae2021-09-27 19:58:56 +0000269 free(priv);
270 return ret;
271 }
272
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800273 priv->metadata_cache = drv_array_init(sizeof(struct bo_metadata));
Yiwei Zhangafdf87d2021-09-28 04:06:06 +0000274 if (!priv->metadata_cache) {
275 ret = -ENOMEM;
276 goto free_private;
277 }
278
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800279 priv->ring_addr = MAP_FAILED;
280 drv->priv = priv;
281
282 args.cap_set_id = CAPSET_CROSS_DOMAIN;
283 args.size = sizeof(struct CrossDomainCapabilities);
284 args.addr = (unsigned long long)&cross_domain_caps;
285
286 ret = drmIoctl(drv->fd, DRM_IOCTL_VIRTGPU_GET_CAPS, &args);
287 if (ret) {
Yiwei Zhang04954732022-07-13 23:34:33 +0000288 drv_loge("DRM_IOCTL_VIRTGPU_GET_CAPS failed with %s\n", strerror(errno));
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800289 goto free_private;
290 }
291
292 // When 3D features are avilable, but the host does not support external memory, fall back
293 // to the virgl minigbm backend. This typically means the guest side minigbm resource will
294 // be backed by a host OpenGL texture.
295 if (!cross_domain_caps.supports_external_gpu_memory && params[param_3d].value) {
296 ret = -ENOTSUP;
297 goto free_private;
298 }
299
300 // Intialize the cross domain context. Create one fence context to wait for metadata
301 // queries.
302 ctx_set_params[0].param = VIRTGPU_CONTEXT_PARAM_CAPSET_ID;
303 ctx_set_params[0].value = CAPSET_CROSS_DOMAIN;
Gurchetan Singh4e767d32021-08-25 10:24:50 -0700304 ctx_set_params[1].param = VIRTGPU_CONTEXT_PARAM_NUM_RINGS;
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800305 ctx_set_params[1].value = 1;
306
307 init.ctx_set_params = (unsigned long long)&ctx_set_params[0];
308 init.num_params = 2;
309 ret = drmIoctl(drv->fd, DRM_IOCTL_VIRTGPU_CONTEXT_INIT, &init);
310 if (ret) {
Yiwei Zhang04954732022-07-13 23:34:33 +0000311 drv_loge("DRM_IOCTL_VIRTGPU_CONTEXT_INIT failed with %s\n", strerror(errno));
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800312 goto free_private;
313 }
314
315 // Create a shared ring buffer to read metadata queries.
316 drm_rc_blob.size = PAGE_SIZE;
317 drm_rc_blob.blob_mem = VIRTGPU_BLOB_MEM_GUEST;
318 drm_rc_blob.blob_flags = VIRTGPU_BLOB_FLAG_USE_MAPPABLE;
319
320 ret = drmIoctl(drv->fd, DRM_IOCTL_VIRTGPU_RESOURCE_CREATE_BLOB, &drm_rc_blob);
321 if (ret < 0) {
Yiwei Zhang04954732022-07-13 23:34:33 +0000322 drv_loge("DRM_VIRTGPU_RESOURCE_CREATE_BLOB failed with %s\n", strerror(errno));
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800323 goto free_private;
324 }
325
326 priv->ring_handle = drm_rc_blob.bo_handle;
327
328 // Map shared ring buffer.
329 map.handle = priv->ring_handle;
330 ret = drmIoctl(drv->fd, DRM_IOCTL_VIRTGPU_MAP, &map);
331 if (ret < 0) {
Yiwei Zhang04954732022-07-13 23:34:33 +0000332 drv_loge("DRM_IOCTL_VIRTGPU_MAP failed with %s\n", strerror(errno));
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800333 goto free_private;
334 }
335
336 priv->ring_addr =
337 mmap(0, PAGE_SIZE, PROT_READ | PROT_WRITE, MAP_SHARED, drv->fd, map.offset);
338
339 if (priv->ring_addr == MAP_FAILED) {
Yiwei Zhang04954732022-07-13 23:34:33 +0000340 drv_loge("mmap failed with %s\n", strerror(errno));
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800341 goto free_private;
342 }
343
344 // Notify host about ring buffer
345 cmd_init.hdr.cmd = CROSS_DOMAIN_CMD_INIT;
346 cmd_init.hdr.cmd_size = sizeof(struct CrossDomainInit);
347 cmd_init.ring_id = drm_rc_blob.res_handle;
348 ret = cross_domain_submit_cmd(drv, (uint32_t *)&cmd_init, cmd_init.hdr.cmd_size, false);
349 if (ret < 0)
350 goto free_private;
351
352 // minigbm bookkeeping
353 add_combinations(drv);
354 return 0;
355
356free_private:
357 cross_domain_release_private(drv);
358 return ret;
359}
360
361static void cross_domain_close(struct driver *drv)
362{
363 cross_domain_release_private(drv);
364}
365
366static int cross_domain_bo_create(struct bo *bo, uint32_t width, uint32_t height, uint32_t format,
367 uint64_t use_flags)
368{
369 int ret;
370 uint32_t blob_flags = VIRTGPU_BLOB_FLAG_USE_SHAREABLE;
371 struct drm_virtgpu_resource_create_blob drm_rc_blob = { 0 };
372
Yiwei Zhang8f16db92022-09-14 20:52:26 +0000373 if (use_flags & (BO_USE_SW_MASK | BO_USE_GPU_DATA_BUFFER))
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800374 blob_flags |= VIRTGPU_BLOB_FLAG_USE_MAPPABLE;
375
Rob Clarkbb62d422022-07-20 11:27:23 -0700376 if (!(use_flags & BO_USE_HW_MASK)) {
377 cross_domain_get_emulated_metadata(&bo->meta);
Gurchetan Singhb2917b22021-04-28 16:24:49 -0700378 drm_rc_blob.blob_mem = VIRTGPU_BLOB_MEM_GUEST;
Rob Clarkbb62d422022-07-20 11:27:23 -0700379 } else {
380 ret = cross_domain_metadata_query(bo->drv, &bo->meta);
381 if (ret < 0) {
382 drv_loge("Metadata query failed");
383 return ret;
384 }
385
386 if (params[param_cross_device].value)
387 blob_flags |= VIRTGPU_BLOB_FLAG_USE_CROSS_DEVICE;
388
389 /// It may be possible to have host3d blobs and handles from guest memory at the
390 /// same time. But for the immediate use cases, we will either have one or the
391 /// other. For now, just prefer guest memory since adding that feature is more
392 /// involved (requires --udmabuf flag to crosvm), so developers would likely test
393 /// that.
394 if (params[param_create_guest_handle].value) {
395 drm_rc_blob.blob_mem = VIRTGPU_BLOB_MEM_GUEST;
396 blob_flags |= VIRTGPU_BLOB_FLAG_CREATE_GUEST_HANDLE;
397 } else if (params[param_host_visible].value) {
398 drm_rc_blob.blob_mem = VIRTGPU_BLOB_MEM_HOST3D;
399 }
400 drm_rc_blob.blob_id = (uint64_t)bo->meta.blob_id;
Gurchetan Singhb2917b22021-04-28 16:24:49 -0700401 }
402
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800403 drm_rc_blob.size = bo->meta.total_size;
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800404 drm_rc_blob.blob_flags = blob_flags;
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800405
406 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_VIRTGPU_RESOURCE_CREATE_BLOB, &drm_rc_blob);
407 if (ret < 0) {
Yiwei Zhang04954732022-07-13 23:34:33 +0000408 drv_loge("DRM_VIRTGPU_RESOURCE_CREATE_BLOB failed with %s\n", strerror(errno));
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800409 return -errno;
410 }
411
412 for (uint32_t plane = 0; plane < bo->meta.num_planes; plane++)
413 bo->handles[plane].u32 = drm_rc_blob.bo_handle;
414
415 return 0;
416}
417
418static void *cross_domain_bo_map(struct bo *bo, struct vma *vma, size_t plane, uint32_t map_flags)
419{
420 int ret;
421 struct drm_virtgpu_map gem_map = { 0 };
422
423 gem_map.handle = bo->handles[0].u32;
424 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_VIRTGPU_MAP, &gem_map);
425 if (ret) {
Yiwei Zhang04954732022-07-13 23:34:33 +0000426 drv_loge("DRM_IOCTL_VIRTGPU_MAP failed with %s\n", strerror(errno));
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800427 return MAP_FAILED;
428 }
429
430 vma->length = bo->meta.total_size;
431 return mmap(0, bo->meta.total_size, drv_get_prot(map_flags), MAP_SHARED, bo->drv->fd,
432 gem_map.offset);
433}
434
435const struct backend virtgpu_cross_domain = {
436 .name = "virtgpu_cross_domain",
437 .init = cross_domain_init,
438 .close = cross_domain_close,
439 .bo_create = cross_domain_bo_create,
440 .bo_import = drv_prime_bo_import,
441 .bo_destroy = drv_gem_bo_destroy,
442 .bo_map = cross_domain_bo_map,
443 .bo_unmap = drv_bo_munmap,
Yiwei Zhangb8ad7b82021-10-01 17:55:14 +0000444 .resolve_format_and_use_flags = drv_resolve_format_and_use_flags_helper,
Gurchetan Singh73c141e2021-01-21 14:51:19 -0800445};