blob: 59242e9134cee3af313dd136d8cf18a0724089ad [file] [log] [blame]
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05301/*
Daniele Castagna7a755de2016-12-16 17:32:30 -05002 * Copyright 2016 The Chromium OS Authors. All rights reserved.
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05303 * Use of this source code is governed by a BSD-style license that can be
4 * found in the LICENSE file.
5 */
6#ifdef DRV_AMDGPU
7#include <errno.h>
8#include <stdio.h>
9#include <stdlib.h>
10#include <string.h>
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +053011#include <sys/mman.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053012#include <xf86drm.h>
13#include <amdgpu_drm.h>
14#include <amdgpu.h>
15
16#include "addrinterface.h"
17#include "drv_priv.h"
18#include "helpers.h"
19#include "util.h"
20
21#ifndef CIASICIDGFXENGINE_SOUTHERNISLAND
22#define CIASICIDGFXENGINE_SOUTHERNISLAND 0x0000000A
23#endif
24
25#define mmCC_RB_BACKEND_DISABLE 0x263d
26#define mmGB_TILE_MODE0 0x2644
27#define mmGB_MACROTILE_MODE0 0x2664
28#define mmGB_ADDR_CONFIG 0x263e
29#define mmMC_ARB_RAMCFG 0x9d8
30
31enum {
32 FAMILY_UNKNOWN,
33 FAMILY_SI,
34 FAMILY_CI,
35 FAMILY_KV,
36 FAMILY_VI,
37 FAMILY_CZ,
38 FAMILY_PI,
39 FAMILY_LAST,
40};
41
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080042const static uint32_t supported_formats[] = {
43 DRM_FORMAT_ARGB8888, DRM_FORMAT_XBGR8888, DRM_FORMAT_XRGB8888
Gurchetan Singh179687e2016-10-28 10:07:35 -070044};
45
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053046static int amdgpu_set_metadata(int fd, uint32_t handle,
47 struct amdgpu_bo_metadata *info)
48{
49 struct drm_amdgpu_gem_metadata args = {0};
50
51 if (!info)
52 return -EINVAL;
53
54 args.handle = handle;
55 args.op = AMDGPU_GEM_METADATA_OP_SET_METADATA;
56 args.data.flags = info->flags;
57 args.data.tiling_info = info->tiling_info;
58
59 if (info->size_metadata > sizeof(args.data.data))
60 return -EINVAL;
61
62 if (info->size_metadata) {
63 args.data.data_size_bytes = info->size_metadata;
64 memcpy(args.data.data, info->umd_metadata, info->size_metadata);
65 }
66
67 return drmCommandWriteRead(fd, DRM_AMDGPU_GEM_METADATA, &args,
68 sizeof(args));
69}
70
71static int amdgpu_read_mm_regs(int fd, unsigned dword_offset,
72 unsigned count, uint32_t instance,
73 uint32_t flags, uint32_t *values)
74{
75 struct drm_amdgpu_info request;
76
77 memset(&request, 0, sizeof(request));
78 request.return_pointer = (uintptr_t) values;
79 request.return_size = count * sizeof(uint32_t);
80 request.query = AMDGPU_INFO_READ_MMR_REG;
81 request.read_mmr_reg.dword_offset = dword_offset;
82 request.read_mmr_reg.count = count;
83 request.read_mmr_reg.instance = instance;
84 request.read_mmr_reg.flags = flags;
85
86 return drmCommandWrite(fd, DRM_AMDGPU_INFO, &request,
87 sizeof(struct drm_amdgpu_info));
88}
89
90static int amdgpu_query_gpu(int fd, struct amdgpu_gpu_info *gpu_info)
91{
92 int ret;
93 uint32_t instance;
94
95 if (!gpu_info)
96 return -EINVAL;
97
98 instance = AMDGPU_INFO_MMR_SH_INDEX_MASK <<
99 AMDGPU_INFO_MMR_SH_INDEX_SHIFT;
100
101 ret = amdgpu_read_mm_regs(fd, mmCC_RB_BACKEND_DISABLE, 1, instance, 0,
102 &gpu_info->backend_disable[0]);
103 if (ret)
104 return ret;
105 /* extract bitfield CC_RB_BACKEND_DISABLE.BACKEND_DISABLE */
106 gpu_info->backend_disable[0] =
107 (gpu_info->backend_disable[0] >> 16) & 0xff;
108
109 ret = amdgpu_read_mm_regs(fd, mmGB_TILE_MODE0, 32, 0xffffffff, 0,
110 gpu_info->gb_tile_mode);
111 if (ret)
112 return ret;
113
114 ret = amdgpu_read_mm_regs(fd, mmGB_MACROTILE_MODE0, 16, 0xffffffff, 0,
115 gpu_info->gb_macro_tile_mode);
116 if (ret)
117 return ret;
118
119 ret = amdgpu_read_mm_regs(fd, mmGB_ADDR_CONFIG, 1, 0xffffffff, 0,
120 &gpu_info->gb_addr_cfg);
121 if (ret)
122 return ret;
123
124 ret = amdgpu_read_mm_regs(fd, mmMC_ARB_RAMCFG, 1, 0xffffffff, 0,
125 &gpu_info->mc_arb_ramcfg);
126 if (ret)
127 return ret;
128
129 return 0;
130}
131
132static void *ADDR_API alloc_sys_mem(const ADDR_ALLOCSYSMEM_INPUT *in)
133{
134 return malloc(in->sizeInBytes);
135}
136
137static ADDR_E_RETURNCODE ADDR_API free_sys_mem(const ADDR_FREESYSMEM_INPUT *in)
138{
139 free(in->pVirtAddr);
140 return ADDR_OK;
141}
142
143static int amdgpu_addrlib_compute(void *addrlib, uint32_t width,
144 uint32_t height, uint32_t format,
145 uint32_t usage, uint32_t *tiling_flags,
146 ADDR_COMPUTE_SURFACE_INFO_OUTPUT *addr_out)
147{
148 ADDR_COMPUTE_SURFACE_INFO_INPUT addr_surf_info_in = {0};
149 ADDR_TILEINFO addr_tile_info = {0};
150 ADDR_TILEINFO addr_tile_info_out = {0};
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700151 uint32_t bits_per_pixel;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530152
153 addr_surf_info_in.size = sizeof(ADDR_COMPUTE_SURFACE_INFO_INPUT);
154
155 /* Set the requested tiling mode. */
156 addr_surf_info_in.tileMode = ADDR_TM_2D_TILED_THIN1;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800157 if (usage & (BO_USE_CURSOR | BO_USE_LINEAR | BO_USE_SW_READ_OFTEN |
158 BO_USE_SW_WRITE_OFTEN))
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530159 addr_surf_info_in.tileMode = ADDR_TM_LINEAR_ALIGNED;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800160 else if (width <= 16 || height <= 16)
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530161 addr_surf_info_in.tileMode = ADDR_TM_1D_TILED_THIN1;
162
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700163 bits_per_pixel = drv_stride_from_format(format, 1, 0) * 8;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530164 /* Bits per pixel should be calculated from format*/
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700165 addr_surf_info_in.bpp = bits_per_pixel;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530166 addr_surf_info_in.numSamples = 1;
167 addr_surf_info_in.width = width;
168 addr_surf_info_in.height = height;
169 addr_surf_info_in.numSlices = 1;
170 addr_surf_info_in.pTileInfo = &addr_tile_info;
171 addr_surf_info_in.tileIndex = -1;
172
173 /* This disables incorrect calculations (hacks) in addrlib. */
174 addr_surf_info_in.flags.noStencil = 1;
175
176 /* Set the micro tile type. */
Gurchetan Singh458976f2016-11-23 17:32:33 -0800177 if (usage & BO_USE_SCANOUT)
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530178 addr_surf_info_in.tileType = ADDR_DISPLAYABLE;
179 else
180 addr_surf_info_in.tileType = ADDR_NON_DISPLAYABLE;
181
182 addr_out->size = sizeof(ADDR_COMPUTE_SURFACE_INFO_OUTPUT);
183 addr_out->pTileInfo = &addr_tile_info_out;
184
185 if (AddrComputeSurfaceInfo(addrlib, &addr_surf_info_in,
186 addr_out) != ADDR_OK)
187 return -EINVAL;
188
189 ADDR_CONVERT_TILEINFOTOHW_INPUT s_in = {0};
190 ADDR_CONVERT_TILEINFOTOHW_OUTPUT s_out = {0};
191 ADDR_TILEINFO s_tile_hw_info_out = {0};
192
193 s_in.size = sizeof(ADDR_CONVERT_TILEINFOTOHW_INPUT);
194 /* Convert from real value to HW value */
195 s_in.reverse = 0;
196 s_in.pTileInfo = &addr_tile_info_out;
197 s_in.tileIndex = -1;
198
199 s_out.size = sizeof(ADDR_CONVERT_TILEINFOTOHW_OUTPUT);
200 s_out.pTileInfo = &s_tile_hw_info_out;
201
202 if (AddrConvertTileInfoToHW(addrlib, &s_in, &s_out) != ADDR_OK)
203 return -EINVAL;
204
205 if (addr_out->tileMode >= ADDR_TM_2D_TILED_THIN1)
206 /* 2D_TILED_THIN1 */
207 *tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 4);
208 else if (addr_out->tileMode >= ADDR_TM_1D_TILED_THIN1)
209 /* 1D_TILED_THIN1 */
210 *tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 2);
211 else
212 /* LINEAR_ALIGNED */
213 *tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 1);
214
215 *tiling_flags |= AMDGPU_TILING_SET(BANK_WIDTH,
216 drv_log_base2(addr_tile_info_out.bankWidth));
217 *tiling_flags |= AMDGPU_TILING_SET(BANK_HEIGHT,
218 drv_log_base2(addr_tile_info_out.bankHeight));
219 *tiling_flags |= AMDGPU_TILING_SET(TILE_SPLIT,
220 s_tile_hw_info_out.tileSplitBytes);
221 *tiling_flags |= AMDGPU_TILING_SET(MACRO_TILE_ASPECT,
222 drv_log_base2(addr_tile_info_out.macroAspectRatio));
223 *tiling_flags |= AMDGPU_TILING_SET(PIPE_CONFIG,
224 s_tile_hw_info_out.pipeConfig);
225 *tiling_flags |= AMDGPU_TILING_SET(NUM_BANKS, s_tile_hw_info_out.banks);
226
227 return 0;
228}
229
230static void *amdgpu_addrlib_init(int fd)
231{
232 int ret;
233 ADDR_CREATE_INPUT addr_create_input = {0};
234 ADDR_CREATE_OUTPUT addr_create_output = {0};
235 ADDR_REGISTER_VALUE reg_value = {0};
236 ADDR_CREATE_FLAGS create_flags = { {0} };
237 ADDR_E_RETURNCODE addr_ret;
238
239 addr_create_input.size = sizeof(ADDR_CREATE_INPUT);
240 addr_create_output.size = sizeof(ADDR_CREATE_OUTPUT);
241
242 struct amdgpu_gpu_info gpu_info = {0};
243
244 ret = amdgpu_query_gpu(fd, &gpu_info);
245
246 if (ret) {
247 fprintf(stderr, "[%s]failed with error =%d\n", __func__, ret);
248 return NULL;
249 }
250
251 reg_value.noOfBanks = gpu_info.mc_arb_ramcfg & 0x3;
252 reg_value.gbAddrConfig = gpu_info.gb_addr_cfg;
253 reg_value.noOfRanks = (gpu_info.mc_arb_ramcfg & 0x4) >> 2;
254
255 reg_value.backendDisables = gpu_info.backend_disable[0];
256 reg_value.pTileConfig = gpu_info.gb_tile_mode;
257 reg_value.noOfEntries = sizeof(gpu_info.gb_tile_mode)
258 / sizeof(gpu_info.gb_tile_mode[0]);
259 reg_value.pMacroTileConfig = gpu_info.gb_macro_tile_mode;
260 reg_value.noOfMacroEntries = sizeof(gpu_info.gb_macro_tile_mode)
261 / sizeof(gpu_info.gb_macro_tile_mode[0]);
262 create_flags.value = 0;
263 create_flags.useTileIndex = 1;
264
265 addr_create_input.chipEngine = CIASICIDGFXENGINE_SOUTHERNISLAND;
266
267 addr_create_input.chipFamily = FAMILY_CZ;
268 addr_create_input.createFlags = create_flags;
269 addr_create_input.callbacks.allocSysMem = alloc_sys_mem;
270 addr_create_input.callbacks.freeSysMem = free_sys_mem;
271 addr_create_input.callbacks.debugPrint = 0;
272 addr_create_input.regValue = reg_value;
273
274 addr_ret = AddrCreate(&addr_create_input, &addr_create_output);
275
276 if (addr_ret != ADDR_OK) {
277 fprintf(stderr, "[%s]failed error =%d\n", __func__, addr_ret);
278 return NULL;
279 }
280
281 return addr_create_output.hLib;
282}
283
284static int amdgpu_init(struct driver *drv)
285{
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800286 int ret;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530287 void *addrlib;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800288 struct format_metadata metadata;
289 uint32_t flags = BO_COMMON_USE_MASK;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530290
291 addrlib = amdgpu_addrlib_init(drv_get_fd(drv));
292 if (!addrlib)
293 return -1;
294
295 drv->priv = addrlib;
296
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800297 metadata.tiling = ADDR_DISPLAYABLE << 16 | ADDR_TM_LINEAR_ALIGNED;
298 metadata.priority = 1;
299 metadata.modifier = DRM_FORMAT_MOD_NONE;
300
301 ret = drv_add_combinations(drv, supported_formats,
302 ARRAY_SIZE(supported_formats), &metadata,
303 flags);
304 if (ret)
305 return ret;
306
307 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata,
308 BO_USE_CURSOR | BO_USE_SCANOUT);
309 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata,
310 BO_USE_CURSOR | BO_USE_SCANOUT);
311 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata,
312 BO_USE_SCANOUT);
313
314 metadata.tiling = ADDR_NON_DISPLAYABLE << 16 | ADDR_TM_LINEAR_ALIGNED;
315 metadata.priority = 2;
316 metadata.modifier = DRM_FORMAT_MOD_NONE;
317
318 ret = drv_add_combinations(drv, supported_formats,
319 ARRAY_SIZE(supported_formats), &metadata,
320 flags);
321 if (ret)
322 return ret;
323
324 flags &= ~BO_USE_SW_WRITE_OFTEN;
325 flags &= ~BO_USE_SW_READ_OFTEN;
326 flags &= ~BO_USE_LINEAR;
327
328 metadata.tiling = ADDR_DISPLAYABLE << 16 | ADDR_TM_2D_TILED_THIN1;
329 metadata.priority = 3;
330
331 ret = drv_add_combinations(drv, supported_formats,
332 ARRAY_SIZE(supported_formats), &metadata,
333 flags);
334 if (ret)
335 return ret;
336
337 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata,
338 BO_USE_SCANOUT);
339 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata,
340 BO_USE_SCANOUT);
341 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata,
342 BO_USE_SCANOUT);
343
344 metadata.tiling = ADDR_NON_DISPLAYABLE << 16 | ADDR_TM_2D_TILED_THIN1;
345 metadata.priority = 4;
346
347 ret = drv_add_combinations(drv, supported_formats,
348 ARRAY_SIZE(supported_formats), &metadata,
349 flags);
350 if (ret)
351 return ret;
352
353 return ret;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530354}
355
356static void amdgpu_close(struct driver *drv)
357{
358 AddrDestroy(drv->priv);
359 drv->priv = NULL;
360}
361
362static int amdgpu_bo_create(struct bo *bo, uint32_t width, uint32_t height,
363 uint32_t format, uint32_t usage)
364{
365 void *addrlib = bo->drv->priv;
366 union drm_amdgpu_gem_create gem_create;
367 struct amdgpu_bo_metadata metadata = {0};
368 ADDR_COMPUTE_SURFACE_INFO_OUTPUT addr_out = {0};
369 uint32_t tiling_flags = 0;
Akshu Agrawal42e5bc02017-01-09 14:40:32 +0530370 uint32_t gem_create_flags = 0;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530371 int ret;
372
373 if (amdgpu_addrlib_compute(addrlib, width,
374 height, format, usage,
375 &tiling_flags,
376 &addr_out) < 0)
377 return -EINVAL;
378
379 bo->tiling = tiling_flags;
380 bo->offsets[0] = 0;
381 bo->sizes[0] = addr_out.surfSize;
382 bo->strides[0] = addr_out.pixelPitch
383 * DIV_ROUND_UP(addr_out.pixelBits, 8);
Akshu Agrawal42e5bc02017-01-09 14:40:32 +0530384 if (usage & (BO_USE_CURSOR | BO_USE_LINEAR | BO_USE_SW_READ_OFTEN |
385 BO_USE_SW_WRITE_OFTEN | BO_USE_SW_WRITE_RARELY |
386 BO_USE_SW_READ_RARELY))
387 gem_create_flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
388 else
389 gem_create_flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530390
391 memset(&gem_create, 0, sizeof(gem_create));
392 gem_create.in.bo_size = bo->sizes[0];
393 gem_create.in.alignment = addr_out.baseAlign;
394 /* Set the placement. */
395 gem_create.in.domains = AMDGPU_GEM_DOMAIN_VRAM;
Akshu Agrawal42e5bc02017-01-09 14:40:32 +0530396 gem_create.in.domain_flags = gem_create_flags;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530397
398 /* Allocate the buffer with the preferred heap. */
399 ret = drmCommandWriteRead(drv_get_fd(bo->drv), DRM_AMDGPU_GEM_CREATE,
400 &gem_create, sizeof(gem_create));
401
402 if (ret < 0)
403 return ret;
404
405 bo->handles[0].u32 = gem_create.out.handle;
406
407 metadata.tiling_info = tiling_flags;
408
409 ret = amdgpu_set_metadata(drv_get_fd(bo->drv),
410 bo->handles[0].u32, &metadata);
411
412 return ret;
413}
414
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530415static void *amdgpu_bo_map(struct bo *bo, struct map_info *data, size_t plane)
416{
417 int ret;
418 union drm_amdgpu_gem_mmap gem_map;
419
420 memset(&gem_map, 0, sizeof(gem_map));
421 gem_map.in.handle = bo->handles[0].u32;
422
423 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_AMDGPU_GEM_MMAP, &gem_map);
424 if (ret) {
425 fprintf(stderr, "drv: DRM_IOCTL_AMDGPU_GEM_MMAP failed\n");
426 return MAP_FAILED;
427 }
428 data->length = bo->sizes[0];
429
430 return mmap(0, bo->sizes[0], PROT_READ | PROT_WRITE, MAP_SHARED,
431 bo->drv->fd, gem_map.out.addr_ptr);
432}
433
Gurchetan Singh179687e2016-10-28 10:07:35 -0700434struct backend backend_amdgpu = {
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530435 .name = "amdgpu",
436 .init = amdgpu_init,
437 .close = amdgpu_close,
438 .bo_create = amdgpu_bo_create,
439 .bo_destroy = drv_gem_bo_destroy,
Gurchetan Singh71611d62017-01-03 16:49:56 -0800440 .bo_import = drv_prime_bo_import,
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530441 .bo_map = amdgpu_bo_map,
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530442};
443
444#endif
445