blob: 4efcdc80100c66163c14f0427bdadfc9265f41a8 [file] [log] [blame]
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001/* disasm.c where all the _work_ gets done in the Netwide Disassembler
2 *
3 * The Netwide Assembler is copyright (C) 1996 Simon Tatham and
4 * Julian Hall. All rights reserved. The software is
Beroset095e6a22007-12-29 09:44:23 -05005 * redistributable under the license given in the file "LICENSE"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 * distributed in the NASM archive.
7 *
8 * initial version 27/iii/95 by Simon Tatham
9 */
10
H. Peter Anvinfe501952007-10-02 21:53:51 -070011#include "compiler.h"
12
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000013#include <stdio.h>
14#include <string.h>
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000015#include <limits.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +000016#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000017
18#include "nasm.h"
19#include "disasm.h"
20#include "sync.h"
21#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -070022#include "tables.h"
23#include "regdis.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000024
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000025/*
26 * Flags that go into the `segment' field of `insn' structures
27 * during disassembly.
28 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +000029#define SEG_RELATIVE 1
30#define SEG_32BIT 2
31#define SEG_RMREG 4
32#define SEG_DISP8 8
33#define SEG_DISP16 16
34#define SEG_DISP32 32
35#define SEG_NODISP 64
36#define SEG_SIGNED 128
37#define SEG_64BIT 256
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000038
H. Peter Anvin62cb6062007-09-11 22:44:03 +000039/*
40 * Prefix information
41 */
42struct prefix_info {
43 uint8_t osize; /* Operand size */
44 uint8_t asize; /* Address size */
45 uint8_t osp; /* Operand size prefix present */
46 uint8_t asp; /* Address size prefix present */
47 uint8_t rep; /* Rep prefix present */
48 uint8_t seg; /* Segment override prefix present */
49 uint8_t lock; /* Lock prefix present */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070050 uint8_t vex[3]; /* VEX prefix present */
51 uint8_t vex_m; /* VEX.M field */
52 uint8_t vex_v;
53 uint8_t vex_lp; /* VEX.LP fields */
54 uint32_t rex; /* REX prefix present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000055};
56
H. Peter Anvin0ee01422007-04-16 01:18:30 +000057#define getu8(x) (*(uint8_t *)(x))
H. Peter Anvind1fb15c2007-11-13 09:37:59 -080058#if X86_MEMORY
H. Peter Anvin0ee01422007-04-16 01:18:30 +000059/* Littleendian CPU which can handle unaligned references */
60#define getu16(x) (*(uint16_t *)(x))
61#define getu32(x) (*(uint32_t *)(x))
62#define getu64(x) (*(uint64_t *)(x))
63#else
64static uint16_t getu16(uint8_t *data)
65{
66 return (uint16_t)data[0] + ((uint16_t)data[1] << 8);
67}
68static uint32_t getu32(uint8_t *data)
69{
70 return (uint32_t)getu16(data) + ((uint32_t)getu16(data+2) << 16);
71}
72static uint64_t getu64(uint8_t *data)
73{
74 return (uint64_t)getu32(data) + ((uint64_t)getu32(data+4) << 32);
75}
76#endif
77
78#define gets8(x) ((int8_t)getu8(x))
79#define gets16(x) ((int16_t)getu16(x))
80#define gets32(x) ((int32_t)getu32(x))
81#define gets64(x) ((int64_t)getu64(x))
82
83/* Important: regval must already have been adjusted for rex extensions */
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000084static enum reg_enum whichreg(int32_t regflags, int regval, int rex)
H. Peter Anvin0ee01422007-04-16 01:18:30 +000085{
H. Peter Anvin0da6b582007-09-12 20:32:39 -070086 if (!(regflags & (REGISTER|REGMEM)))
87 return 0; /* Registers not permissible?! */
88
89 regflags |= REGISTER;
90
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000091 if (!(REG_AL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000092 return R_AL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000093 if (!(REG_AX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000094 return R_AX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000095 if (!(REG_EAX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000096 return R_EAX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +000097 if (!(REG_RAX & ~regflags))
98 return R_RAX;
H. Peter Anvin10101f22003-02-24 23:22:45 +000099 if (!(REG_DL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000100 return R_DL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000101 if (!(REG_DX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000102 return R_DX;
H. Peter Anvin10101f22003-02-24 23:22:45 +0000103 if (!(REG_EDX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000104 return R_EDX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000105 if (!(REG_RDX & ~regflags))
106 return R_RDX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000107 if (!(REG_CL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000108 return R_CL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000109 if (!(REG_CX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000110 return R_CX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000111 if (!(REG_ECX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000112 return R_ECX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000113 if (!(REG_RCX & ~regflags))
114 return R_RCX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000115 if (!(FPU0 & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000116 return R_ST0;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700117 if (!(XMM0 & ~regflags))
118 return R_XMM0;
119 if (!(YMM0 & ~regflags))
120 return R_YMM0;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000121 if (!(REG_CS & ~regflags))
H. Peter Anvin232badb2002-06-06 02:41:20 +0000122 return (regval == 1) ? R_CS : 0;
H. Peter Anvin76690a12002-04-30 20:52:49 +0000123 if (!(REG_DESS & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000124 return (regval == 0 || regval == 2
H. Peter Anvina4835d42008-05-20 14:21:29 -0700125 || regval == 3 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin76690a12002-04-30 20:52:49 +0000126 if (!(REG_FSGS & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700127 return (regval == 4 || regval == 5 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000128 if (!(REG_SEG67 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700129 return (regval == 6 || regval == 7 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000130
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000131 /* All the entries below look up regval in an 16-entry array */
132 if (regval < 0 || regval > 15)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000133 return 0;
H. Peter Anvin232badb2002-06-06 02:41:20 +0000134
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700135 if (!(REG8 & ~regflags)) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000136 if (rex & REX_P)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700137 return nasm_rd_reg8_rex[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000138 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700139 return nasm_rd_reg8[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000140 }
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700141 if (!(REG16 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700142 return nasm_rd_reg16[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700143 if (!(REG32 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700144 return nasm_rd_reg32[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700145 if (!(REG64 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700146 return nasm_rd_reg64[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000147 if (!(REG_SREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700148 return nasm_rd_sreg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000149 if (!(REG_CREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700150 return nasm_rd_creg[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000151 if (!(REG_DREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700152 return nasm_rd_dreg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000153 if (!(REG_TREG & ~regflags)) {
154 if (rex & REX_P)
155 return 0; /* TR registers are ill-defined with rex */
H. Peter Anvina4835d42008-05-20 14:21:29 -0700156 return nasm_rd_treg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000157 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000158 if (!(FPUREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700159 return nasm_rd_fpureg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000160 if (!(MMXREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700161 return nasm_rd_mmxreg[regval & 7]; /* Ignore REX */
H. Peter Anvin4836e332002-04-30 20:56:43 +0000162 if (!(XMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700163 return nasm_rd_xmmreg[regval];
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700164 if (!(YMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700165 return nasm_rd_ymmreg[regval];
H. Peter Anvin232badb2002-06-06 02:41:20 +0000166
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000167 return 0;
168}
169
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000170/*
H. Peter Anvin7786c362007-09-17 18:45:44 -0700171 * Process a DREX suffix
172 */
173static uint8_t *do_drex(uint8_t *data, insn *ins)
174{
175 uint8_t drex = *data++;
176 operand *dst = &ins->oprs[ins->drexdst];
177
178 if ((drex & 8) != ((ins->rex & REX_OC) ? 8 : 0))
179 return NULL; /* OC0 mismatch */
180 ins->rex = (ins->rex & ~7) | (drex & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -0700181
H. Peter Anvin7786c362007-09-17 18:45:44 -0700182 dst->segment = SEG_RMREG;
183 dst->basereg = drex >> 4;
184 return data;
185}
186
187
188/*
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000189 * Process an effective address (ModRM) specification.
190 */
Keith Kaniosb7a89542007-04-12 02:40:54 +0000191static uint8_t *do_ea(uint8_t *data, int modrm, int asize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700192 int segsize, operand * op, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000193{
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000194 int mod, rm, scale, index, base;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700195 int rex;
196 uint8_t sib = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000197
198 mod = (modrm >> 6) & 03;
199 rm = modrm & 07;
200
H. Peter Anvin7786c362007-09-17 18:45:44 -0700201 if (mod != 3 && rm == 4 && asize != 16)
202 sib = *data++;
203
204 if (ins->rex & REX_D) {
205 data = do_drex(data, ins);
206 if (!data)
207 return NULL;
208 }
209 rex = ins->rex;
210
H. Peter Anvine2c80182005-01-15 22:15:51 +0000211 if (mod == 3) { /* pure register version */
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000212 op->basereg = rm+(rex & REX_B ? 8 : 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000213 op->segment |= SEG_RMREG;
214 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000215 }
216
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700217 op->disp_size = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000218 op->eaflags = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000219
220 if (asize == 16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000221 /*
222 * <mod> specifies the displacement size (none, byte or
223 * word), and <rm> specifies the register combination.
224 * Exception: mod=0,rm=6 does not specify [BP] as one might
225 * expect, but instead specifies [disp16].
226 */
227 op->indexreg = op->basereg = -1;
228 op->scale = 1; /* always, in 16 bits */
229 switch (rm) {
230 case 0:
231 op->basereg = R_BX;
232 op->indexreg = R_SI;
233 break;
234 case 1:
235 op->basereg = R_BX;
236 op->indexreg = R_DI;
237 break;
238 case 2:
239 op->basereg = R_BP;
240 op->indexreg = R_SI;
241 break;
242 case 3:
243 op->basereg = R_BP;
244 op->indexreg = R_DI;
245 break;
246 case 4:
247 op->basereg = R_SI;
248 break;
249 case 5:
250 op->basereg = R_DI;
251 break;
252 case 6:
253 op->basereg = R_BP;
254 break;
255 case 7:
256 op->basereg = R_BX;
257 break;
258 }
259 if (rm == 6 && mod == 0) { /* special case */
260 op->basereg = -1;
261 if (segsize != 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700262 op->disp_size = 16;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000263 mod = 2; /* fake disp16 */
264 }
265 switch (mod) {
266 case 0:
267 op->segment |= SEG_NODISP;
268 break;
269 case 1:
270 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000271 op->offset = (int8_t)*data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000272 break;
273 case 2:
274 op->segment |= SEG_DISP16;
275 op->offset = *data++;
276 op->offset |= ((unsigned)*data++) << 8;
277 break;
278 }
279 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000280 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000281 /*
282 * Once again, <mod> specifies displacement size (this time
283 * none, byte or *dword*), while <rm> specifies the base
284 * register. Again, [EBP] is missing, replaced by a pure
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000285 * disp32 (this time that's mod=0,rm=*5*) in 32-bit mode,
286 * and RIP-relative addressing in 64-bit mode.
287 *
288 * However, rm=4
H. Peter Anvine2c80182005-01-15 22:15:51 +0000289 * indicates not a single base register, but instead the
290 * presence of a SIB byte...
291 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000292 int a64 = asize == 64;
293
H. Peter Anvine2c80182005-01-15 22:15:51 +0000294 op->indexreg = -1;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000295
296 if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700297 op->basereg = nasm_rd_reg64[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000298 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700299 op->basereg = nasm_rd_reg32[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000300
H. Peter Anvine2c80182005-01-15 22:15:51 +0000301 if (rm == 5 && mod == 0) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000302 if (segsize == 64) {
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000303 op->eaflags |= EAF_REL;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000304 op->segment |= SEG_RELATIVE;
305 mod = 2; /* fake disp32 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000306 }
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000307
308 if (asize != 64)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700309 op->disp_size = asize;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000310
311 op->basereg = -1;
312 mod = 2; /* fake disp32 */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000313 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000314
H. Peter Anvine2c80182005-01-15 22:15:51 +0000315 if (rm == 4) { /* process SIB */
H. Peter Anvin7786c362007-09-17 18:45:44 -0700316 scale = (sib >> 6) & 03;
317 index = (sib >> 3) & 07;
318 base = sib & 07;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000319
H. Peter Anvine2c80182005-01-15 22:15:51 +0000320 op->scale = 1 << scale;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000321
H. Peter Anvin83b2e4f2008-08-20 09:42:47 -0700322 if (index == 4 && !(rex & REX_X))
323 op->indexreg = -1; /* ESP/RSP cannot be an index */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000324 else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700325 op->indexreg = nasm_rd_reg64[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000326 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700327 op->indexreg = nasm_rd_reg32[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000328
329 if (base == 5 && mod == 0) {
330 op->basereg = -1;
331 mod = 2; /* Fake disp32 */
332 } else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700333 op->basereg = nasm_rd_reg64[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000334 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700335 op->basereg = nasm_rd_reg32[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000336
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800337 if (segsize == 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700338 op->disp_size = 32;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000339 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000340
H. Peter Anvine2c80182005-01-15 22:15:51 +0000341 switch (mod) {
342 case 0:
343 op->segment |= SEG_NODISP;
344 break;
345 case 1:
346 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000347 op->offset = gets8(data);
348 data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000349 break;
350 case 2:
351 op->segment |= SEG_DISP32;
H. Peter Anvin08367e22008-01-02 12:19:41 -0800352 op->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000353 data += 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000354 break;
355 }
356 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000357 }
358}
359
360/*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000361 * Determine whether the instruction template in t corresponds to the data
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000362 * stream in data. Return the number of bytes matched if so.
363 */
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800364#define case4(x) case (x): case (x)+1: case (x)+2: case (x)+3
365
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000366static int matches(const struct itemplate *t, uint8_t *data,
367 const struct prefix_info *prefix, int segsize, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000368{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000369 uint8_t *r = (uint8_t *)(t->code);
370 uint8_t *origdata = data;
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700371 bool a_used = false, o_used = false;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000372 enum prefixes drep = 0;
373 uint8_t lock = prefix->lock;
374 int osize = prefix->osize;
375 int asize = prefix->asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800376 int i, c;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800377 struct operand *opx;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800378 int s_field_for = -1; /* No 144/154 series code encountered */
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700379 bool vex_ok = false;
H. Peter Anvin94352832008-05-26 12:03:55 -0700380 int regmask = (segsize == 64) ? 15 : 7;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000381
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700382 for (i = 0; i < MAX_OPERANDS; i++) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700383 ins->oprs[i].segment = ins->oprs[i].disp_size =
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700384 (segsize == 64 ? SEG_64BIT : segsize == 32 ? SEG_32BIT : 0);
385 }
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000386 ins->condition = -1;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000387 ins->rex = prefix->rex;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800388 memset(ins->prefixes, 0, sizeof ins->prefixes);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000389
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000390 if (t->flags & (segsize == 64 ? IF_NOLONG : IF_LONG))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700391 return false;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000392
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000393 if (prefix->rep == 0xF2)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000394 drep = P_REPNE;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000395 else if (prefix->rep == 0xF3)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000396 drep = P_REP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000397
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800398 while ((c = *r++) != 0) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800399 opx = &ins->oprs[c & 3];
400
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800401 switch (c) {
402 case 01:
403 case 02:
404 case 03:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000405 while (c--)
406 if (*r++ != *data++)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700407 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800408 break;
409
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800410 case4(010):
411 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000412 int t = *r++, d = *data++;
413 if (d < t || d > t + 7)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700414 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000415 else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800416 opx->basereg = (d-t)+
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000417 (ins->rex & REX_B ? 8 : 0);
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800418 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000419 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800420 break;
421 }
422
423 case4(014):
H. Peter Anvinc1377e92008-10-06 23:40:31 -0700424 case4(0274):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800425 opx->offset = (int8_t)*data++;
426 opx->segment |= SEG_SIGNED;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800427 break;
428
429 case4(020):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800430 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800431 break;
432
433 case4(024):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800434 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800435 break;
436
437 case4(030):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800438 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000439 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800440 break;
441
442 case4(034):
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000443 if (osize == 32) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800444 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000445 data += 4;
446 } else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800447 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000448 data += 2;
449 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000450 if (segsize != asize)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800451 opx->disp_size = asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800452 break;
453
454 case4(040):
H. Peter Anvin588df782008-10-07 10:05:10 -0700455 case4(0254):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800456 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000457 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800458 break;
459
460 case4(044):
H. Peter Anvinb061d592007-04-16 02:02:06 +0000461 switch (asize) {
462 case 16:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800463 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000464 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800465 if (segsize != 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800466 opx->disp_size = 16;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000467 break;
468 case 32:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800469 opx->offset = getu32(data);
H. Peter Anvinb061d592007-04-16 02:02:06 +0000470 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800471 if (segsize == 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800472 opx->disp_size = 32;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000473 break;
474 case 64:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800475 opx->offset = getu64(data);
476 opx->disp_size = 64;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000477 data += 8;
478 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000479 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800480 break;
481
482 case4(050):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800483 opx->offset = gets8(data++);
484 opx->segment |= SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800485 break;
486
487 case4(054):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800488 opx->offset = getu64(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000489 data += 8;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800490 break;
491
492 case4(060):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800493 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000494 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800495 opx->segment |= SEG_RELATIVE;
496 opx->segment &= ~SEG_32BIT;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800497 break;
498
499 case4(064):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800500 opx->segment |= SEG_RELATIVE;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000501 if (osize == 16) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800502 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000503 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800504 opx->segment &= ~(SEG_32BIT|SEG_64BIT);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000505 } else if (osize == 32) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800506 opx->offset = gets32(data);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000507 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800508 opx->segment &= ~SEG_64BIT;
509 opx->segment |= SEG_32BIT;
H. Peter Anvin70653092007-10-19 14:42:29 -0700510 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000511 if (segsize != osize) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800512 opx->type =
513 (opx->type & ~SIZE_MASK)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000514 | ((osize == 16) ? BITS16 : BITS32);
515 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800516 break;
517
518 case4(070):
H. Peter Anvin08367e22008-01-02 12:19:41 -0800519 opx->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000520 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800521 opx->segment |= SEG_32BIT | SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800522 break;
523
524 case4(0100):
525 case4(0110):
526 case4(0120):
527 case4(0130):
528 {
529 int modrm = *data++;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800530 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000531 data = do_ea(data, modrm, asize, segsize,
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800532 &ins->oprs[(c >> 3) & 3], ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700533 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700534 return false;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800535 opx->basereg = ((modrm >> 3)&7)+
H. Peter Anvin7786c362007-09-17 18:45:44 -0700536 (ins->rex & REX_R ? 8 : 0);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800537 break;
538 }
539
540 case4(0140):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800541 if (s_field_for == (c & 3)) {
542 opx->offset = gets8(data);
543 data++;
544 } else {
545 opx->offset = getu16(data);
546 data += 2;
547 }
548 break;
549
550 case4(0144):
551 case4(0154):
552 s_field_for = (*data & 0x02) ? c & 3 : -1;
553 if ((*data++ & ~0x02) != *r++)
554 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800555 break;
556
557 case4(0150):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800558 if (s_field_for == (c & 3)) {
559 opx->offset = gets8(data);
560 data++;
561 } else {
562 opx->offset = getu32(data);
563 data += 4;
564 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800565 break;
566
567 case4(0160):
568 ins->rex |= REX_D;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700569 ins->drexdst = c & 3;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800570 break;
571
572 case4(0164):
573 ins->rex |= REX_D|REX_OC;
574 ins->drexdst = c & 3;
575 break;
576
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800577 case 0171:
H. Peter Anvin7786c362007-09-17 18:45:44 -0700578 data = do_drex(data, ins);
579 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700580 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800581 break;
582
H. Peter Anvind85d2502008-05-04 17:53:31 -0700583 case 0172:
584 {
585 uint8_t ximm = *data++;
586 c = *r++;
H. Peter Anvin94352832008-05-26 12:03:55 -0700587 ins->oprs[c >> 3].basereg = (ximm >> 4) & regmask;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700588 ins->oprs[c >> 3].segment |= SEG_RMREG;
589 ins->oprs[c & 7].offset = ximm & 15;
590 }
591 break;
592
H. Peter Anvind58656f2008-05-06 20:11:14 -0700593 case 0173:
594 {
595 uint8_t ximm = *data++;
596 c = *r++;
597
598 if ((c ^ ximm) & 15)
599 return false;
600
H. Peter Anvin94352832008-05-26 12:03:55 -0700601 ins->oprs[c >> 4].basereg = (ximm >> 4) & regmask;
H. Peter Anvind58656f2008-05-06 20:11:14 -0700602 ins->oprs[c >> 4].segment |= SEG_RMREG;
603 }
604 break;
605
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700606 case 0174:
607 {
608 uint8_t ximm = *data++;
609 c = *r++;
610
H. Peter Anvin94352832008-05-26 12:03:55 -0700611 ins->oprs[c].basereg = (ximm >> 4) & regmask;
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700612 ins->oprs[c].segment |= SEG_RMREG;
613 }
614 break;
615
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800616 case4(0200):
617 case4(0204):
618 case4(0210):
619 case4(0214):
620 case4(0220):
621 case4(0224):
622 case4(0230):
623 case4(0234):
624 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000625 int modrm = *data++;
626 if (((modrm >> 3) & 07) != (c & 07))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700627 return false; /* spare field doesn't match up */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000628 data = do_ea(data, modrm, asize, segsize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700629 &ins->oprs[(c >> 3) & 07], ins);
630 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700631 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800632 break;
633 }
634
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700635 case4(0260):
636 {
637 int vexm = *r++;
638 int vexwlp = *r++;
639 ins->rex |= REX_V;
640 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
641 return false;
642
643 if ((vexm & 0x1f) != prefix->vex_m)
644 return false;
645
646 switch (vexwlp & 030) {
647 case 000:
648 if (prefix->rex & REX_W)
649 return false;
650 break;
651 case 010:
652 if (!(prefix->rex & REX_W))
653 return false;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700654 ins->rex &= ~REX_W;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700655 break;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700656 case 020: /* VEX.W is a don't care */
657 ins->rex &= ~REX_W;
658 break;
659 case 030:
660 break;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700661 }
662
663 if ((vexwlp & 007) != prefix->vex_lp)
664 return false;
665
666 opx->segment |= SEG_RMREG;
667 opx->basereg = prefix->vex_v;
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700668 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700669 break;
670 }
671
672 case 0270:
673 {
674 int vexm = *r++;
675 int vexwlp = *r++;
676 ins->rex |= REX_V;
677 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
678 return false;
679
680 if ((vexm & 0x1f) != prefix->vex_m)
681 return false;
682
683 switch (vexwlp & 030) {
684 case 000:
685 if (ins->rex & REX_W)
686 return false;
687 break;
688 case 010:
689 if (!(ins->rex & REX_W))
690 return false;
691 break;
692 default:
693 break; /* Need to do anything special here? */
694 }
695
696 if ((vexwlp & 007) != prefix->vex_lp)
697 return false;
698
699 if (prefix->vex_v != 0)
700 return false;
701
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700702 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700703 break;
704 }
705
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800706 case 0310:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000707 if (asize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700708 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000709 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700710 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800711 break;
712
713 case 0311:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000714 if (asize == 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700715 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000716 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700717 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800718 break;
719
720 case 0312:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000721 if (asize != segsize)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700722 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000723 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700724 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800725 break;
726
727 case 0313:
H. Peter Anvince2b3972007-05-30 22:21:11 +0000728 if (asize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700729 return false;
H. Peter Anvince2b3972007-05-30 22:21:11 +0000730 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700731 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800732 break;
733
734 case 0314:
H. Peter Anvin23440102007-11-12 21:02:33 -0800735 if (prefix->rex & REX_B)
736 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800737 break;
738
739 case 0315:
H. Peter Anvin23440102007-11-12 21:02:33 -0800740 if (prefix->rex & REX_X)
741 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800742 break;
743
744 case 0316:
H. Peter Anvin23440102007-11-12 21:02:33 -0800745 if (prefix->rex & REX_R)
746 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800747 break;
748
749 case 0317:
H. Peter Anvin23440102007-11-12 21:02:33 -0800750 if (prefix->rex & REX_W)
751 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800752 break;
753
754 case 0320:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000755 if (osize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700756 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000757 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700758 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800759 break;
760
761 case 0321:
H. Peter Anvinb061d592007-04-16 02:02:06 +0000762 if (osize != 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700763 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000764 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700765 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800766 break;
767
768 case 0322:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000769 if (osize != (segsize == 16) ? 16 : 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700770 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000771 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700772 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800773 break;
774
775 case 0323:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000776 ins->rex |= REX_W; /* 64-bit only instruction */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000777 osize = 64;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800778 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800779 break;
780
781 case 0324:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000782 if (!(ins->rex & (REX_P|REX_W)) || osize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700783 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800784 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800785 break;
786
787 case 0330:
788 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000789 int t = *r++, d = *data++;
790 if (d < t || d > t + 15)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700791 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000792 else
793 ins->condition = d - t;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800794 break;
795 }
796
797 case 0331:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000798 if (prefix->rep)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700799 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800800 break;
801
802 case 0332:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700803 if (prefix->rep != 0xF2)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700804 return false;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800805 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800806 break;
807
808 case 0333:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000809 if (prefix->rep != 0xF3)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700810 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000811 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800812 break;
813
814 case 0334:
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000815 if (lock) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000816 ins->rex |= REX_R;
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000817 lock = 0;
818 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800819 break;
820
821 case 0335:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700822 if (drep == P_REP)
823 drep = P_REPE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800824 break;
825
H. Peter Anvin962e3052008-08-28 17:47:16 -0700826 case 0336:
827 case 0337:
828 break;
829
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800830 case 0340:
831 return false;
832
H. Peter Anvinfa3833d2008-10-09 14:15:36 -0700833 case4(0344):
834 ins->oprs[0].basereg = (*data++ >> 3) & 7;
H. Peter Anvinff6e12d2008-10-08 21:17:32 -0700835 break;
836
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700837 case 0360:
838 if (prefix->osp || prefix->rep)
839 return false;
840 break;
841
842 case 0361:
843 if (!prefix->osp || prefix->rep)
844 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700845 o_used = true;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700846 break;
847
848 case 0362:
849 if (prefix->osp || prefix->rep != 0xf2)
850 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700851 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700852 break;
853
854 case 0363:
855 if (prefix->osp || prefix->rep != 0xf3)
856 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700857 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700858 break;
859
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800860 case 0364:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000861 if (prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700862 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800863 break;
864
865 case 0365:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000866 if (prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700867 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800868 break;
869
870 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000871 if (!prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700872 return false;
873 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800874 break;
875
876 case 0367:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000877 if (!prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700878 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800879 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800880 break;
881
882 default:
883 return false; /* Unknown code */
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000884 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000885 }
886
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700887 if (!vex_ok && (ins->rex & REX_V))
888 return false;
889
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700890 /* REX cannot be combined with DREX or VEX */
891 if ((ins->rex & (REX_D|REX_V)) && (prefix->rex & REX_P))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700892 return false;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700893
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000894 /*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000895 * Check for unused rep or a/o prefixes.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000896 */
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700897 for (i = 0; i < t->operands; i++) {
898 if (ins->oprs[i].segment != SEG_RMREG)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700899 a_used = true;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700900 }
901
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700902 if (lock) {
903 if (ins->prefixes[PPS_LREP])
904 return false;
905 ins->prefixes[PPS_LREP] = P_LOCK;
906 }
907 if (drep) {
908 if (ins->prefixes[PPS_LREP])
909 return false;
910 ins->prefixes[PPS_LREP] = drep;
911 }
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800912 if (!o_used) {
913 if (osize != ((segsize == 16) ? 16 : 32)) {
914 enum prefixes pfx = 0;
915
916 switch (osize) {
917 case 16:
918 pfx = P_O16;
919 break;
920 case 32:
921 pfx = P_O32;
922 break;
923 case 64:
924 pfx = P_O64;
925 break;
926 }
927
928 if (ins->prefixes[PPS_OSIZE])
929 return false;
930 ins->prefixes[PPS_OSIZE] = pfx;
931 }
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700932 }
933 if (!a_used && asize != segsize) {
934 if (ins->prefixes[PPS_ASIZE])
935 return false;
936 ins->prefixes[PPS_ASIZE] = asize == 16 ? P_A16 : P_A32;
937 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000938
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000939 /* Fix: check for redundant REX prefixes */
940
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000941 return data - origdata;
942}
943
H. Peter Anvina4835d42008-05-20 14:21:29 -0700944/* Condition names for disassembly, sorted by x86 code */
945static const char * const condition_name[16] = {
946 "o", "no", "c", "nc", "z", "nz", "na", "a",
947 "s", "ns", "pe", "po", "l", "nl", "ng", "g"
948};
949
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000950int32_t disasm(uint8_t *data, char *output, int outbufsize, int segsize,
Keith Kaniosb7a89542007-04-12 02:40:54 +0000951 int32_t offset, int autosync, uint32_t prefer)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000952{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000953 const struct itemplate * const *p, * const *best_p;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700954 const struct disasm_index *ix;
955 uint8_t *dp;
H. Peter Anvin4836e332002-04-30 20:56:43 +0000956 int length, best_length = 0;
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000957 char *segover;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700958 int i, slen, colon, n;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000959 uint8_t *origdata;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000960 int works;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000961 insn tmp_ins, ins;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000962 uint32_t goodness, best;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000963 int best_pref;
964 struct prefix_info prefix;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800965 bool end_prefix;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000966
H. Peter Anvinbfb888c2007-09-11 04:26:44 +0000967 memset(&ins, 0, sizeof ins);
968
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000969 /*
970 * Scan for prefixes.
971 */
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000972 memset(&prefix, 0, sizeof prefix);
973 prefix.asize = segsize;
974 prefix.osize = (segsize == 64) ? 32 : segsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000975 segover = NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000976 origdata = data;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800977
H. Peter Anvin2fb033a2008-05-21 11:05:39 -0700978 ix = itable;
979
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700980 end_prefix = false;
981 while (!end_prefix) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800982 switch (*data) {
983 case 0xF2:
984 case 0xF3:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000985 prefix.rep = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800986 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -0700987
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800988 case 0xF0:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000989 prefix.lock = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800990 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -0700991
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800992 case 0x2E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000993 segover = "cs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800994 break;
995 case 0x36:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000996 segover = "ss", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800997 break;
998 case 0x3E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000999 segover = "ds", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001000 break;
1001 case 0x26:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001002 segover = "es", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001003 break;
1004 case 0x64:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001005 segover = "fs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001006 break;
1007 case 0x65:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001008 segover = "gs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001009 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001010
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001011 case 0x66:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001012 prefix.osize = (segsize == 16) ? 32 : 16;
1013 prefix.osp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001014 break;
1015 case 0x67:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001016 prefix.asize = (segsize == 32) ? 16 : 32;
1017 prefix.asp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001018 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001019
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001020 case 0xC4:
1021 case 0xC5:
1022 if (segsize == 64 || (data[1] & 0xc0) == 0xc0) {
1023 prefix.vex[0] = *data++;
1024 prefix.vex[1] = *data++;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001025
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001026 prefix.rex = REX_V;
1027
1028 if (prefix.vex[0] == 0xc4) {
1029 prefix.vex[2] = *data++;
1030 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1031 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1032 prefix.vex_m = prefix.vex[1] & 0x1f;
1033 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1034 prefix.vex_lp = prefix.vex[2] & 7;
1035 } else {
1036 prefix.rex |= (~prefix.vex[1] >> (7-2)) & REX_R;
1037 prefix.vex_m = 1;
1038 prefix.vex_v = (~prefix.vex[1] >> 3) & 15;
1039 prefix.vex_lp = prefix.vex[1] & 7;
1040 }
1041
1042 ix = itable_VEX[prefix.vex_m][prefix.vex_lp];
1043 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001044 end_prefix = true;
1045 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001046
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001047 case REX_P + 0x0:
1048 case REX_P + 0x1:
1049 case REX_P + 0x2:
1050 case REX_P + 0x3:
1051 case REX_P + 0x4:
1052 case REX_P + 0x5:
1053 case REX_P + 0x6:
1054 case REX_P + 0x7:
1055 case REX_P + 0x8:
1056 case REX_P + 0x9:
1057 case REX_P + 0xA:
1058 case REX_P + 0xB:
1059 case REX_P + 0xC:
1060 case REX_P + 0xD:
1061 case REX_P + 0xE:
1062 case REX_P + 0xF:
1063 if (segsize == 64) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001064 prefix.rex = *data++;
1065 if (prefix.rex & REX_W)
1066 prefix.osize = 64;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001067 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001068 end_prefix = true;
1069 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001070
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001071 default:
1072 end_prefix = true;
1073 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001074 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001075 }
1076
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001077 best = -1; /* Worst possible */
H. Peter Anvin4836e332002-04-30 20:56:43 +00001078 best_p = NULL;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001079 best_pref = INT_MAX;
1080
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001081 if (!ix)
1082 return 0; /* No instruction table at all... */
1083
H. Peter Anvin19e20102007-09-18 15:08:20 -07001084 dp = data;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001085 ix += *dp++;
Charles Crayne46b31b02007-10-18 21:17:20 -07001086 while (ix->n == -1) {
H. Peter Anvin19e20102007-09-18 15:08:20 -07001087 ix = (const struct disasm_index *)ix->p + *dp++;
1088 }
1089
1090 p = (const struct itemplate * const *)ix->p;
1091 for (n = ix->n; n; n--, p++) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001092 if ((length = matches(*p, data, &prefix, segsize, &tmp_ins))) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001093 works = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001094 /*
1095 * Final check to make sure the types of r/m match up.
H. Peter Anvindbf130e2007-05-30 00:18:26 +00001096 * XXX: Need to make sure this is actually correct.
H. Peter Anvine2c80182005-01-15 22:15:51 +00001097 */
1098 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001099 if (!((*p)->opd[i] & SAME_AS) &&
1100 (
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001101 /* If it's a mem-only EA but we have a
1102 register, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001103 ((tmp_ins.oprs[i].segment & SEG_RMREG) &&
1104 !(MEMORY & ~(*p)->opd[i])) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001105 /* If it's a reg-only EA but we have a memory
1106 ref, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001107 (!(tmp_ins.oprs[i].segment & SEG_RMREG) &&
1108 !(REG_EA & ~(*p)->opd[i]) &&
1109 !((*p)->opd[i] & REG_SMASK)) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001110 /* Register type mismatch (eg FS vs REG_DESS):
1111 die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001112 ((((*p)->opd[i] & (REGISTER | FPUREG)) ||
1113 (tmp_ins.oprs[i].segment & SEG_RMREG)) &&
1114 !whichreg((*p)->opd[i],
1115 tmp_ins.oprs[i].basereg, tmp_ins.rex))
1116 )) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001117 works = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001118 break;
1119 }
1120 }
1121
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001122 /*
1123 * Note: we always prefer instructions which incorporate
1124 * prefixes in the instructions themselves. This is to allow
1125 * e.g. PAUSE to be preferred to REP NOP, and deal with
1126 * MMX/SSE instructions where prefixes are used to select
1127 * between MMX and SSE register sets or outright opcode
1128 * selection.
1129 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001130 if (works) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001131 int i, nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001132 goodness = ((*p)->flags & IF_PFMASK) ^ prefer;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001133 nprefix = 0;
1134 for (i = 0; i < MAXPREFIX; i++)
1135 if (tmp_ins.prefixes[i])
1136 nprefix++;
1137 if (nprefix < best_pref ||
1138 (nprefix == best_pref && goodness < best)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001139 /* This is the best one found so far */
1140 best = goodness;
1141 best_p = p;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001142 best_pref = nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001143 best_length = length;
1144 ins = tmp_ins;
1145 }
1146 }
1147 }
H. Peter Anvin4836e332002-04-30 20:56:43 +00001148 }
H. Peter Anvineba20a72002-04-30 20:53:55 +00001149
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001150 if (!best_p)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001151 return 0; /* no instruction was matched */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001152
H. Peter Anvin4836e332002-04-30 20:56:43 +00001153 /* Pick the best match */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001154 p = best_p;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001155 length = best_length;
1156
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001157 slen = 0;
1158
Ed Beroset64ab5192004-12-15 23:32:57 +00001159 /* TODO: snprintf returns the value that the string would have if
H. Peter Anvin70653092007-10-19 14:42:29 -07001160 * the buffer were long enough, and not the actual length of
H. Peter Anvine2c80182005-01-15 22:15:51 +00001161 * the returned string, so each instance of using the return
1162 * value of snprintf should actually be checked to assure that
1163 * the return value is "sane." Maybe a macro wrapper could
1164 * be used for that purpose.
1165 */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001166 for (i = 0; i < MAXPREFIX; i++)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001167 switch (ins.prefixes[i]) {
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001168 case P_LOCK:
1169 slen += snprintf(output + slen, outbufsize - slen, "lock ");
1170 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001171 case P_REP:
1172 slen += snprintf(output + slen, outbufsize - slen, "rep ");
1173 break;
1174 case P_REPE:
1175 slen += snprintf(output + slen, outbufsize - slen, "repe ");
1176 break;
1177 case P_REPNE:
1178 slen += snprintf(output + slen, outbufsize - slen, "repne ");
1179 break;
1180 case P_A16:
1181 slen += snprintf(output + slen, outbufsize - slen, "a16 ");
1182 break;
1183 case P_A32:
1184 slen += snprintf(output + slen, outbufsize - slen, "a32 ");
1185 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001186 case P_A64:
1187 slen += snprintf(output + slen, outbufsize - slen, "a64 ");
1188 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001189 case P_O16:
1190 slen += snprintf(output + slen, outbufsize - slen, "o16 ");
1191 break;
1192 case P_O32:
1193 slen += snprintf(output + slen, outbufsize - slen, "o32 ");
1194 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001195 case P_O64:
1196 slen += snprintf(output + slen, outbufsize - slen, "o64 ");
1197 break;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001198 default:
1199 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001200 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001201
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001202 i = (*p)->opcode;
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001203 if (i >= FIRST_COND_OPCODE)
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001204 slen += snprintf(output + slen, outbufsize - slen, "%s%s",
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001205 nasm_insn_names[i], condition_name[ins.condition]);
1206 else
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001207 slen += snprintf(output + slen, outbufsize - slen, "%s",
1208 nasm_insn_names[i]);
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001209
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001210 colon = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001211 length += data - origdata; /* fix up for prefixes */
1212 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001213 opflags_t t = (*p)->opd[i];
1214 const operand *o = &ins.oprs[i];
1215 int64_t offs;
1216
1217 if (t & SAME_AS) {
1218 o = &ins.oprs[t & ~SAME_AS];
1219 t = (*p)->opd[t & ~SAME_AS];
1220 }
1221
H. Peter Anvine2c80182005-01-15 22:15:51 +00001222 output[slen++] = (colon ? ':' : i == 0 ? ' ' : ',');
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001223
H. Peter Anvin7786c362007-09-17 18:45:44 -07001224 offs = o->offset;
1225 if (o->segment & SEG_RELATIVE) {
1226 offs += offset + length;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001227 /*
1228 * sort out wraparound
1229 */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001230 if (!(o->segment & (SEG_32BIT|SEG_64BIT)))
1231 offs &= 0xffff;
H. Peter Anvin08367e22008-01-02 12:19:41 -08001232 else if (segsize != 64)
1233 offs &= 0xffffffff;
1234
H. Peter Anvine2c80182005-01-15 22:15:51 +00001235 /*
1236 * add sync marker, if autosync is on
1237 */
1238 if (autosync)
H. Peter Anvin7786c362007-09-17 18:45:44 -07001239 add_sync(offs, 0L);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001240 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001241
H. Peter Anvin7786c362007-09-17 18:45:44 -07001242 if (t & COLON)
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001243 colon = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001244 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001245 colon = false;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001246
H. Peter Anvin7786c362007-09-17 18:45:44 -07001247 if ((t & (REGISTER | FPUREG)) ||
1248 (o->segment & SEG_RMREG)) {
1249 enum reg_enum reg;
1250 reg = whichreg(t, o->basereg, ins.rex);
1251 if (t & TO)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001252 slen += snprintf(output + slen, outbufsize - slen, "to ");
1253 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001254 nasm_reg_names[reg-EXPR_REG_START]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001255 } else if (!(UNITY & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001256 output[slen++] = '1';
H. Peter Anvin7786c362007-09-17 18:45:44 -07001257 } else if (t & IMMEDIATE) {
1258 if (t & BITS8) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001259 slen +=
1260 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001261 if (o->segment & SEG_SIGNED) {
1262 if (offs < 0) {
1263 offs *= -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001264 output[slen++] = '-';
1265 } else
1266 output[slen++] = '+';
1267 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001268 } else if (t & BITS16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001269 slen +=
1270 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001271 } else if (t & BITS32) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001272 slen +=
1273 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001274 } else if (t & BITS64) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001275 slen +=
1276 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001277 } else if (t & NEAR) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001278 slen +=
1279 snprintf(output + slen, outbufsize - slen, "near ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001280 } else if (t & SHORT) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001281 slen +=
1282 snprintf(output + slen, outbufsize - slen, "short ");
1283 }
1284 slen +=
Keith Kanios93f2e9a2007-04-14 00:10:59 +00001285 snprintf(output + slen, outbufsize - slen, "0x%"PRIx64"",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001286 offs);
1287 } else if (!(MEM_OFFS & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001288 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001289 snprintf(output + slen, outbufsize - slen,
1290 "[%s%s%s0x%"PRIx64"]",
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001291 (segover ? segover : ""),
1292 (segover ? ":" : ""),
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001293 (o->disp_size == 64 ? "qword " :
1294 o->disp_size == 32 ? "dword " :
1295 o->disp_size == 16 ? "word " : ""), offs);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001296 segover = NULL;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001297 } else if (!(REGMEM & ~t)) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001298 int started = false;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001299 if (t & BITS8)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001300 slen +=
1301 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001302 if (t & BITS16)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001303 slen +=
1304 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001305 if (t & BITS32)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001306 slen +=
1307 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001308 if (t & BITS64)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001309 slen +=
1310 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001311 if (t & BITS80)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001312 slen +=
1313 snprintf(output + slen, outbufsize - slen, "tword ");
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001314 if (t & BITS128)
1315 slen +=
1316 snprintf(output + slen, outbufsize - slen, "oword ");
H. Peter Anvindfb91802008-05-20 11:43:53 -07001317 if (t & BITS256)
1318 slen +=
1319 snprintf(output + slen, outbufsize - slen, "yword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001320 if (t & FAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001321 slen += snprintf(output + slen, outbufsize - slen, "far ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001322 if (t & NEAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001323 slen +=
1324 snprintf(output + slen, outbufsize - slen, "near ");
1325 output[slen++] = '[';
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001326 if (o->disp_size)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001327 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001328 (o->disp_size == 64 ? "qword " :
1329 o->disp_size == 32 ? "dword " :
1330 o->disp_size == 16 ? "word " :
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001331 ""));
H. Peter Anvin7786c362007-09-17 18:45:44 -07001332 if (o->eaflags & EAF_REL)
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00001333 slen += snprintf(output + slen, outbufsize - slen, "rel ");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001334 if (segover) {
1335 slen +=
1336 snprintf(output + slen, outbufsize - slen, "%s:",
1337 segover);
1338 segover = NULL;
1339 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001340 if (o->basereg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001341 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001342 nasm_reg_names[(o->basereg-EXPR_REG_START)]);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001343 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001344 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001345 if (o->indexreg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001346 if (started)
1347 output[slen++] = '+';
1348 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001349 nasm_reg_names[(o->indexreg-EXPR_REG_START)]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001350 if (o->scale > 1)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001351 slen +=
1352 snprintf(output + slen, outbufsize - slen, "*%d",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001353 o->scale);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001354 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001355 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001356
1357
H. Peter Anvin7786c362007-09-17 18:45:44 -07001358 if (o->segment & SEG_DISP8) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001359 const char *prefix;
1360 uint8_t offset = offs;
1361 if ((int8_t)offset < 0) {
1362 prefix = "-";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001363 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001364 } else {
1365 prefix = "+";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001366 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001367 slen +=
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001368 snprintf(output + slen, outbufsize - slen, "%s0x%"PRIx8"",
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001369 prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001370 } else if (o->segment & SEG_DISP16) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001371 const char *prefix;
1372 uint16_t offset = offs;
1373 if ((int16_t)offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001374 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001375 prefix = "-";
1376 } else {
1377 prefix = started ? "+" : "";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001378 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001379 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001380 snprintf(output + slen, outbufsize - slen,
1381 "%s0x%"PRIx16"", prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001382 } else if (o->segment & SEG_DISP32) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001383 if (prefix.asize == 64) {
1384 const char *prefix;
1385 uint64_t offset = (int64_t)(int32_t)offs;
1386 if ((int32_t)offs < 0 && started) {
1387 offset = -offset;
1388 prefix = "-";
1389 } else {
1390 prefix = started ? "+" : "";
1391 }
1392 slen +=
1393 snprintf(output + slen, outbufsize - slen,
1394 "%s0x%"PRIx64"", prefix, offset);
1395 } else {
1396 const char *prefix;
1397 uint32_t offset = offs;
1398 if ((int32_t) offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001399 offset = -offset;
1400 prefix = "-";
1401 } else {
1402 prefix = started ? "+" : "";
1403 }
1404 slen +=
1405 snprintf(output + slen, outbufsize - slen,
1406 "%s0x%"PRIx32"", prefix, offset);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001407 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001408 }
1409 output[slen++] = ']';
1410 } else {
1411 slen +=
1412 snprintf(output + slen, outbufsize - slen, "<operand%d>",
1413 i);
1414 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001415 }
1416 output[slen] = '\0';
H. Peter Anvine2c80182005-01-15 22:15:51 +00001417 if (segover) { /* unused segment override */
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001418 char *p = output;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001419 int count = slen + 1;
1420 while (count--)
1421 p[count + 3] = p[count];
1422 strncpy(output, segover, 2);
1423 output[2] = ' ';
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001424 }
1425 return length;
1426}
1427
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001428int32_t eatbyte(uint8_t *data, char *output, int outbufsize)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001429{
Ed Beroset92348172004-12-15 18:27:50 +00001430 snprintf(output, outbufsize, "db 0x%02X", *data);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001431 return 1;
1432}