blob: 0c136350c73931aad999acac25363182c4c445c5 [file] [log] [blame]
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001/* disasm.c where all the _work_ gets done in the Netwide Disassembler
2 *
3 * The Netwide Assembler is copyright (C) 1996 Simon Tatham and
4 * Julian Hall. All rights reserved. The software is
Beroset095e6a22007-12-29 09:44:23 -05005 * redistributable under the license given in the file "LICENSE"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 * distributed in the NASM archive.
7 *
8 * initial version 27/iii/95 by Simon Tatham
9 */
10
H. Peter Anvinfe501952007-10-02 21:53:51 -070011#include "compiler.h"
12
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000013#include <stdio.h>
14#include <string.h>
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000015#include <limits.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +000016#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000017
18#include "nasm.h"
19#include "disasm.h"
20#include "sync.h"
21#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -070022#include "tables.h"
23#include "regdis.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000024
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000025/*
26 * Flags that go into the `segment' field of `insn' structures
27 * during disassembly.
28 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +000029#define SEG_RELATIVE 1
30#define SEG_32BIT 2
31#define SEG_RMREG 4
32#define SEG_DISP8 8
33#define SEG_DISP16 16
34#define SEG_DISP32 32
35#define SEG_NODISP 64
36#define SEG_SIGNED 128
37#define SEG_64BIT 256
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000038
H. Peter Anvin62cb6062007-09-11 22:44:03 +000039/*
40 * Prefix information
41 */
42struct prefix_info {
43 uint8_t osize; /* Operand size */
44 uint8_t asize; /* Address size */
45 uint8_t osp; /* Operand size prefix present */
46 uint8_t asp; /* Address size prefix present */
47 uint8_t rep; /* Rep prefix present */
48 uint8_t seg; /* Segment override prefix present */
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -080049 uint8_t wait; /* WAIT "prefix" present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000050 uint8_t lock; /* Lock prefix present */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070051 uint8_t vex[3]; /* VEX prefix present */
H. Peter Anvina04019c2009-05-03 21:42:34 -070052 uint8_t vex_c; /* VEX "class" (VEX, XOP, ...) */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070053 uint8_t vex_m; /* VEX.M field */
54 uint8_t vex_v;
55 uint8_t vex_lp; /* VEX.LP fields */
56 uint32_t rex; /* REX prefix present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000057};
58
H. Peter Anvin0ee01422007-04-16 01:18:30 +000059#define getu8(x) (*(uint8_t *)(x))
H. Peter Anvind1fb15c2007-11-13 09:37:59 -080060#if X86_MEMORY
H. Peter Anvin0ee01422007-04-16 01:18:30 +000061/* Littleendian CPU which can handle unaligned references */
62#define getu16(x) (*(uint16_t *)(x))
63#define getu32(x) (*(uint32_t *)(x))
64#define getu64(x) (*(uint64_t *)(x))
65#else
66static uint16_t getu16(uint8_t *data)
67{
68 return (uint16_t)data[0] + ((uint16_t)data[1] << 8);
69}
70static uint32_t getu32(uint8_t *data)
71{
72 return (uint32_t)getu16(data) + ((uint32_t)getu16(data+2) << 16);
73}
74static uint64_t getu64(uint8_t *data)
75{
76 return (uint64_t)getu32(data) + ((uint64_t)getu32(data+4) << 32);
77}
78#endif
79
80#define gets8(x) ((int8_t)getu8(x))
81#define gets16(x) ((int16_t)getu16(x))
82#define gets32(x) ((int32_t)getu32(x))
83#define gets64(x) ((int64_t)getu64(x))
84
85/* Important: regval must already have been adjusted for rex extensions */
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000086static enum reg_enum whichreg(int32_t regflags, int regval, int rex)
H. Peter Anvin0ee01422007-04-16 01:18:30 +000087{
H. Peter Anvin0da6b582007-09-12 20:32:39 -070088 if (!(regflags & (REGISTER|REGMEM)))
89 return 0; /* Registers not permissible?! */
90
91 regflags |= REGISTER;
92
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000093 if (!(REG_AL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000094 return R_AL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000095 if (!(REG_AX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000096 return R_AX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000097 if (!(REG_EAX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000098 return R_EAX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +000099 if (!(REG_RAX & ~regflags))
100 return R_RAX;
H. Peter Anvin10101f22003-02-24 23:22:45 +0000101 if (!(REG_DL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000102 return R_DL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000103 if (!(REG_DX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000104 return R_DX;
H. Peter Anvin10101f22003-02-24 23:22:45 +0000105 if (!(REG_EDX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000106 return R_EDX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000107 if (!(REG_RDX & ~regflags))
108 return R_RDX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000109 if (!(REG_CL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000110 return R_CL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000111 if (!(REG_CX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000112 return R_CX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000113 if (!(REG_ECX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000114 return R_ECX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000115 if (!(REG_RCX & ~regflags))
116 return R_RCX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000117 if (!(FPU0 & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000118 return R_ST0;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700119 if (!(XMM0 & ~regflags))
120 return R_XMM0;
121 if (!(YMM0 & ~regflags))
122 return R_YMM0;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000123 if (!(REG_CS & ~regflags))
H. Peter Anvin232badb2002-06-06 02:41:20 +0000124 return (regval == 1) ? R_CS : 0;
H. Peter Anvin76690a12002-04-30 20:52:49 +0000125 if (!(REG_DESS & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000126 return (regval == 0 || regval == 2
H. Peter Anvina4835d42008-05-20 14:21:29 -0700127 || regval == 3 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin76690a12002-04-30 20:52:49 +0000128 if (!(REG_FSGS & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700129 return (regval == 4 || regval == 5 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000130 if (!(REG_SEG67 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700131 return (regval == 6 || regval == 7 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000132
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000133 /* All the entries below look up regval in an 16-entry array */
134 if (regval < 0 || regval > 15)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000135 return 0;
H. Peter Anvin232badb2002-06-06 02:41:20 +0000136
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700137 if (!(REG8 & ~regflags)) {
H. Peter Anvin9472dab2009-06-24 21:38:29 -0700138 if (rex & (REX_P|REX_NH))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700139 return nasm_rd_reg8_rex[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000140 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700141 return nasm_rd_reg8[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000142 }
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700143 if (!(REG16 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700144 return nasm_rd_reg16[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700145 if (!(REG32 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700146 return nasm_rd_reg32[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700147 if (!(REG64 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700148 return nasm_rd_reg64[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000149 if (!(REG_SREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700150 return nasm_rd_sreg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000151 if (!(REG_CREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700152 return nasm_rd_creg[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000153 if (!(REG_DREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700154 return nasm_rd_dreg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000155 if (!(REG_TREG & ~regflags)) {
H. Peter Anvin9472dab2009-06-24 21:38:29 -0700156 if (regval > 7)
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000157 return 0; /* TR registers are ill-defined with rex */
H. Peter Anvina4835d42008-05-20 14:21:29 -0700158 return nasm_rd_treg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000159 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000160 if (!(FPUREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700161 return nasm_rd_fpureg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000162 if (!(MMXREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700163 return nasm_rd_mmxreg[regval & 7]; /* Ignore REX */
H. Peter Anvin4836e332002-04-30 20:56:43 +0000164 if (!(XMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700165 return nasm_rd_xmmreg[regval];
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700166 if (!(YMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700167 return nasm_rd_ymmreg[regval];
H. Peter Anvin232badb2002-06-06 02:41:20 +0000168
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000169 return 0;
170}
171
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000172/*
H. Peter Anvin7786c362007-09-17 18:45:44 -0700173 * Process a DREX suffix
174 */
175static uint8_t *do_drex(uint8_t *data, insn *ins)
176{
177 uint8_t drex = *data++;
178 operand *dst = &ins->oprs[ins->drexdst];
179
180 if ((drex & 8) != ((ins->rex & REX_OC) ? 8 : 0))
181 return NULL; /* OC0 mismatch */
182 ins->rex = (ins->rex & ~7) | (drex & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -0700183
H. Peter Anvin7786c362007-09-17 18:45:44 -0700184 dst->segment = SEG_RMREG;
185 dst->basereg = drex >> 4;
186 return data;
187}
188
189
190/*
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000191 * Process an effective address (ModRM) specification.
192 */
Keith Kaniosb7a89542007-04-12 02:40:54 +0000193static uint8_t *do_ea(uint8_t *data, int modrm, int asize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700194 int segsize, operand * op, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000195{
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000196 int mod, rm, scale, index, base;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700197 int rex;
198 uint8_t sib = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000199
200 mod = (modrm >> 6) & 03;
201 rm = modrm & 07;
202
H. Peter Anvin7786c362007-09-17 18:45:44 -0700203 if (mod != 3 && rm == 4 && asize != 16)
204 sib = *data++;
205
206 if (ins->rex & REX_D) {
207 data = do_drex(data, ins);
208 if (!data)
209 return NULL;
210 }
211 rex = ins->rex;
212
H. Peter Anvine2c80182005-01-15 22:15:51 +0000213 if (mod == 3) { /* pure register version */
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000214 op->basereg = rm+(rex & REX_B ? 8 : 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000215 op->segment |= SEG_RMREG;
216 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000217 }
218
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700219 op->disp_size = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000220 op->eaflags = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000221
222 if (asize == 16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000223 /*
224 * <mod> specifies the displacement size (none, byte or
225 * word), and <rm> specifies the register combination.
226 * Exception: mod=0,rm=6 does not specify [BP] as one might
227 * expect, but instead specifies [disp16].
228 */
229 op->indexreg = op->basereg = -1;
230 op->scale = 1; /* always, in 16 bits */
231 switch (rm) {
232 case 0:
233 op->basereg = R_BX;
234 op->indexreg = R_SI;
235 break;
236 case 1:
237 op->basereg = R_BX;
238 op->indexreg = R_DI;
239 break;
240 case 2:
241 op->basereg = R_BP;
242 op->indexreg = R_SI;
243 break;
244 case 3:
245 op->basereg = R_BP;
246 op->indexreg = R_DI;
247 break;
248 case 4:
249 op->basereg = R_SI;
250 break;
251 case 5:
252 op->basereg = R_DI;
253 break;
254 case 6:
255 op->basereg = R_BP;
256 break;
257 case 7:
258 op->basereg = R_BX;
259 break;
260 }
261 if (rm == 6 && mod == 0) { /* special case */
262 op->basereg = -1;
263 if (segsize != 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700264 op->disp_size = 16;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000265 mod = 2; /* fake disp16 */
266 }
267 switch (mod) {
268 case 0:
269 op->segment |= SEG_NODISP;
270 break;
271 case 1:
272 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000273 op->offset = (int8_t)*data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000274 break;
275 case 2:
276 op->segment |= SEG_DISP16;
277 op->offset = *data++;
278 op->offset |= ((unsigned)*data++) << 8;
279 break;
280 }
281 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000282 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000283 /*
284 * Once again, <mod> specifies displacement size (this time
285 * none, byte or *dword*), while <rm> specifies the base
286 * register. Again, [EBP] is missing, replaced by a pure
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000287 * disp32 (this time that's mod=0,rm=*5*) in 32-bit mode,
288 * and RIP-relative addressing in 64-bit mode.
289 *
290 * However, rm=4
H. Peter Anvine2c80182005-01-15 22:15:51 +0000291 * indicates not a single base register, but instead the
292 * presence of a SIB byte...
293 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000294 int a64 = asize == 64;
295
H. Peter Anvine2c80182005-01-15 22:15:51 +0000296 op->indexreg = -1;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000297
298 if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700299 op->basereg = nasm_rd_reg64[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000300 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700301 op->basereg = nasm_rd_reg32[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000302
H. Peter Anvine2c80182005-01-15 22:15:51 +0000303 if (rm == 5 && mod == 0) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000304 if (segsize == 64) {
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000305 op->eaflags |= EAF_REL;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000306 op->segment |= SEG_RELATIVE;
307 mod = 2; /* fake disp32 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000308 }
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000309
310 if (asize != 64)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700311 op->disp_size = asize;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000312
313 op->basereg = -1;
314 mod = 2; /* fake disp32 */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000315 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000316
H. Peter Anvine2c80182005-01-15 22:15:51 +0000317 if (rm == 4) { /* process SIB */
H. Peter Anvin7786c362007-09-17 18:45:44 -0700318 scale = (sib >> 6) & 03;
319 index = (sib >> 3) & 07;
320 base = sib & 07;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000321
H. Peter Anvine2c80182005-01-15 22:15:51 +0000322 op->scale = 1 << scale;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000323
H. Peter Anvin83b2e4f2008-08-20 09:42:47 -0700324 if (index == 4 && !(rex & REX_X))
325 op->indexreg = -1; /* ESP/RSP cannot be an index */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000326 else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700327 op->indexreg = nasm_rd_reg64[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000328 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700329 op->indexreg = nasm_rd_reg32[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000330
331 if (base == 5 && mod == 0) {
332 op->basereg = -1;
333 mod = 2; /* Fake disp32 */
334 } else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700335 op->basereg = nasm_rd_reg64[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000336 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700337 op->basereg = nasm_rd_reg32[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000338
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800339 if (segsize == 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700340 op->disp_size = 32;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000341 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000342
H. Peter Anvine2c80182005-01-15 22:15:51 +0000343 switch (mod) {
344 case 0:
345 op->segment |= SEG_NODISP;
346 break;
347 case 1:
348 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000349 op->offset = gets8(data);
350 data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000351 break;
352 case 2:
353 op->segment |= SEG_DISP32;
H. Peter Anvin08367e22008-01-02 12:19:41 -0800354 op->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000355 data += 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000356 break;
357 }
358 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000359 }
360}
361
362/*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000363 * Determine whether the instruction template in t corresponds to the data
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000364 * stream in data. Return the number of bytes matched if so.
365 */
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800366#define case4(x) case (x): case (x)+1: case (x)+2: case (x)+3
367
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000368static int matches(const struct itemplate *t, uint8_t *data,
369 const struct prefix_info *prefix, int segsize, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000370{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000371 uint8_t *r = (uint8_t *)(t->code);
372 uint8_t *origdata = data;
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700373 bool a_used = false, o_used = false;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000374 enum prefixes drep = 0;
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800375 enum prefixes dwait = 0;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000376 uint8_t lock = prefix->lock;
377 int osize = prefix->osize;
378 int asize = prefix->asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800379 int i, c;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700380 int op1, op2;
H. Peter Anvin92d36122008-10-25 00:42:51 -0700381 struct operand *opx, *opy;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700382 uint8_t opex = 0;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800383 int s_field_for = -1; /* No 144/154 series code encountered */
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700384 bool vex_ok = false;
H. Peter Anvin94352832008-05-26 12:03:55 -0700385 int regmask = (segsize == 64) ? 15 : 7;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000386
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700387 for (i = 0; i < MAX_OPERANDS; i++) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700388 ins->oprs[i].segment = ins->oprs[i].disp_size =
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700389 (segsize == 64 ? SEG_64BIT : segsize == 32 ? SEG_32BIT : 0);
390 }
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000391 ins->condition = -1;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000392 ins->rex = prefix->rex;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800393 memset(ins->prefixes, 0, sizeof ins->prefixes);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000394
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000395 if (t->flags & (segsize == 64 ? IF_NOLONG : IF_LONG))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700396 return false;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000397
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000398 if (prefix->rep == 0xF2)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000399 drep = P_REPNE;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000400 else if (prefix->rep == 0xF3)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000401 drep = P_REP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000402
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800403 dwait = prefix->wait ? P_WAIT : 0;
404
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800405 while ((c = *r++) != 0) {
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700406 op1 = (c & 3) + ((opex & 1) << 2);
407 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
408 opx = &ins->oprs[op1];
H. Peter Anvin92d36122008-10-25 00:42:51 -0700409 opy = &ins->oprs[op2];
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700410 opex = 0;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800411
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800412 switch (c) {
413 case 01:
414 case 02:
415 case 03:
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700416 case 04:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000417 while (c--)
418 if (*r++ != *data++)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700419 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800420 break;
421
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700422 case 05:
423 case 06:
424 case 07:
425 opex = c;
426 break;
427
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800428 case4(010):
429 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000430 int t = *r++, d = *data++;
431 if (d < t || d > t + 7)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700432 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000433 else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800434 opx->basereg = (d-t)+
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000435 (ins->rex & REX_B ? 8 : 0);
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800436 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000437 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800438 break;
439 }
440
441 case4(014):
H. Peter Anvinc1377e92008-10-06 23:40:31 -0700442 case4(0274):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800443 opx->offset = (int8_t)*data++;
444 opx->segment |= SEG_SIGNED;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800445 break;
446
447 case4(020):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800448 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800449 break;
450
451 case4(024):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800452 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800453 break;
454
455 case4(030):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800456 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000457 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800458 break;
459
460 case4(034):
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000461 if (osize == 32) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800462 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000463 data += 4;
464 } else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800465 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000466 data += 2;
467 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000468 if (segsize != asize)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800469 opx->disp_size = asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800470 break;
471
472 case4(040):
H. Peter Anvin588df782008-10-07 10:05:10 -0700473 case4(0254):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800474 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000475 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800476 break;
477
478 case4(044):
H. Peter Anvinb061d592007-04-16 02:02:06 +0000479 switch (asize) {
480 case 16:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800481 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000482 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800483 if (segsize != 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800484 opx->disp_size = 16;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000485 break;
486 case 32:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800487 opx->offset = getu32(data);
H. Peter Anvinb061d592007-04-16 02:02:06 +0000488 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800489 if (segsize == 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800490 opx->disp_size = 32;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000491 break;
492 case 64:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800493 opx->offset = getu64(data);
494 opx->disp_size = 64;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000495 data += 8;
496 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000497 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800498 break;
499
500 case4(050):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800501 opx->offset = gets8(data++);
502 opx->segment |= SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800503 break;
504
505 case4(054):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800506 opx->offset = getu64(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000507 data += 8;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800508 break;
509
510 case4(060):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800511 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000512 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800513 opx->segment |= SEG_RELATIVE;
514 opx->segment &= ~SEG_32BIT;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800515 break;
516
517 case4(064):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800518 opx->segment |= SEG_RELATIVE;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000519 if (osize == 16) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800520 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000521 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800522 opx->segment &= ~(SEG_32BIT|SEG_64BIT);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000523 } else if (osize == 32) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800524 opx->offset = gets32(data);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000525 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800526 opx->segment &= ~SEG_64BIT;
527 opx->segment |= SEG_32BIT;
H. Peter Anvin70653092007-10-19 14:42:29 -0700528 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000529 if (segsize != osize) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800530 opx->type =
531 (opx->type & ~SIZE_MASK)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000532 | ((osize == 16) ? BITS16 : BITS32);
533 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800534 break;
535
536 case4(070):
H. Peter Anvin08367e22008-01-02 12:19:41 -0800537 opx->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000538 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800539 opx->segment |= SEG_32BIT | SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800540 break;
541
542 case4(0100):
543 case4(0110):
544 case4(0120):
545 case4(0130):
546 {
547 int modrm = *data++;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800548 opx->segment |= SEG_RMREG;
H. Peter Anvin92d36122008-10-25 00:42:51 -0700549 data = do_ea(data, modrm, asize, segsize, opy, ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700550 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700551 return false;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700552 opx->basereg = ((modrm >> 3) & 7) + (ins->rex & REX_R ? 8 : 0);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800553 break;
554 }
555
556 case4(0140):
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700557 if (s_field_for == op1) {
H. Peter Anvina30cc072007-11-18 21:55:26 -0800558 opx->offset = gets8(data);
559 data++;
560 } else {
561 opx->offset = getu16(data);
562 data += 2;
563 }
564 break;
565
566 case4(0144):
567 case4(0154):
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700568 s_field_for = (*data & 0x02) ? op1 : -1;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800569 if ((*data++ & ~0x02) != *r++)
570 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800571 break;
572
573 case4(0150):
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700574 if (s_field_for == op1) {
H. Peter Anvina30cc072007-11-18 21:55:26 -0800575 opx->offset = gets8(data);
576 data++;
577 } else {
578 opx->offset = getu32(data);
579 data += 4;
580 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800581 break;
582
583 case4(0160):
584 ins->rex |= REX_D;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700585 ins->drexdst = op1;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800586 break;
587
588 case4(0164):
589 ins->rex |= REX_D|REX_OC;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700590 ins->drexdst = op1;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800591 break;
592
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800593 case 0171:
H. Peter Anvin7786c362007-09-17 18:45:44 -0700594 data = do_drex(data, ins);
595 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700596 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800597 break;
598
H. Peter Anvind85d2502008-05-04 17:53:31 -0700599 case 0172:
600 {
601 uint8_t ximm = *data++;
602 c = *r++;
H. Peter Anvin94352832008-05-26 12:03:55 -0700603 ins->oprs[c >> 3].basereg = (ximm >> 4) & regmask;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700604 ins->oprs[c >> 3].segment |= SEG_RMREG;
605 ins->oprs[c & 7].offset = ximm & 15;
606 }
607 break;
608
H. Peter Anvind58656f2008-05-06 20:11:14 -0700609 case 0173:
610 {
611 uint8_t ximm = *data++;
612 c = *r++;
613
614 if ((c ^ ximm) & 15)
615 return false;
616
H. Peter Anvin94352832008-05-26 12:03:55 -0700617 ins->oprs[c >> 4].basereg = (ximm >> 4) & regmask;
H. Peter Anvind58656f2008-05-06 20:11:14 -0700618 ins->oprs[c >> 4].segment |= SEG_RMREG;
619 }
620 break;
621
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700622 case 0174:
623 {
624 uint8_t ximm = *data++;
625 c = *r++;
626
H. Peter Anvin94352832008-05-26 12:03:55 -0700627 ins->oprs[c].basereg = (ximm >> 4) & regmask;
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700628 ins->oprs[c].segment |= SEG_RMREG;
629 }
630 break;
631
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800632 case4(0200):
633 case4(0204):
634 case4(0210):
635 case4(0214):
636 case4(0220):
637 case4(0224):
638 case4(0230):
639 case4(0234):
640 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000641 int modrm = *data++;
642 if (((modrm >> 3) & 07) != (c & 07))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700643 return false; /* spare field doesn't match up */
H. Peter Anvin92d36122008-10-25 00:42:51 -0700644 data = do_ea(data, modrm, asize, segsize, opy, ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700645 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700646 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800647 break;
648 }
649
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700650 case4(0260):
651 {
652 int vexm = *r++;
653 int vexwlp = *r++;
654 ins->rex |= REX_V;
655 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
656 return false;
657
658 if ((vexm & 0x1f) != prefix->vex_m)
659 return false;
660
661 switch (vexwlp & 030) {
662 case 000:
663 if (prefix->rex & REX_W)
664 return false;
665 break;
666 case 010:
667 if (!(prefix->rex & REX_W))
668 return false;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700669 ins->rex &= ~REX_W;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700670 break;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700671 case 020: /* VEX.W is a don't care */
672 ins->rex &= ~REX_W;
673 break;
674 case 030:
675 break;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700676 }
677
678 if ((vexwlp & 007) != prefix->vex_lp)
679 return false;
680
681 opx->segment |= SEG_RMREG;
682 opx->basereg = prefix->vex_v;
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700683 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700684 break;
685 }
686
687 case 0270:
688 {
689 int vexm = *r++;
690 int vexwlp = *r++;
691 ins->rex |= REX_V;
692 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
693 return false;
694
695 if ((vexm & 0x1f) != prefix->vex_m)
696 return false;
697
698 switch (vexwlp & 030) {
699 case 000:
700 if (ins->rex & REX_W)
701 return false;
702 break;
703 case 010:
704 if (!(ins->rex & REX_W))
705 return false;
706 break;
707 default:
708 break; /* Need to do anything special here? */
709 }
710
711 if ((vexwlp & 007) != prefix->vex_lp)
712 return false;
713
714 if (prefix->vex_v != 0)
715 return false;
716
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700717 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700718 break;
719 }
720
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800721 case 0310:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000722 if (asize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700723 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000724 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700725 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800726 break;
727
728 case 0311:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000729 if (asize == 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700730 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000731 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700732 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800733 break;
734
735 case 0312:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000736 if (asize != segsize)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700737 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000738 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700739 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800740 break;
741
742 case 0313:
H. Peter Anvince2b3972007-05-30 22:21:11 +0000743 if (asize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700744 return false;
H. Peter Anvince2b3972007-05-30 22:21:11 +0000745 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700746 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800747 break;
748
749 case 0314:
H. Peter Anvin23440102007-11-12 21:02:33 -0800750 if (prefix->rex & REX_B)
751 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800752 break;
753
754 case 0315:
H. Peter Anvin23440102007-11-12 21:02:33 -0800755 if (prefix->rex & REX_X)
756 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800757 break;
758
759 case 0316:
H. Peter Anvin23440102007-11-12 21:02:33 -0800760 if (prefix->rex & REX_R)
761 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800762 break;
763
764 case 0317:
H. Peter Anvin23440102007-11-12 21:02:33 -0800765 if (prefix->rex & REX_W)
766 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800767 break;
768
769 case 0320:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000770 if (osize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700771 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000772 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700773 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800774 break;
775
776 case 0321:
H. Peter Anvinb061d592007-04-16 02:02:06 +0000777 if (osize != 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700778 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000779 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700780 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800781 break;
782
783 case 0322:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000784 if (osize != (segsize == 16) ? 16 : 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700785 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000786 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700787 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800788 break;
789
790 case 0323:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000791 ins->rex |= REX_W; /* 64-bit only instruction */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000792 osize = 64;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800793 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800794 break;
795
796 case 0324:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000797 if (!(ins->rex & (REX_P|REX_W)) || osize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700798 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800799 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800800 break;
801
H. Peter Anvin9472dab2009-06-24 21:38:29 -0700802 case 0325:
803 ins->rex |= REX_NH;
804 break;
805
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800806 case 0330:
807 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000808 int t = *r++, d = *data++;
809 if (d < t || d > t + 15)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700810 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000811 else
812 ins->condition = d - t;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800813 break;
814 }
815
816 case 0331:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000817 if (prefix->rep)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700818 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800819 break;
820
821 case 0332:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700822 if (prefix->rep != 0xF2)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700823 return false;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800824 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800825 break;
826
827 case 0333:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000828 if (prefix->rep != 0xF3)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700829 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000830 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800831 break;
832
833 case 0334:
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000834 if (lock) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000835 ins->rex |= REX_R;
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000836 lock = 0;
837 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800838 break;
839
840 case 0335:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700841 if (drep == P_REP)
842 drep = P_REPE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800843 break;
844
H. Peter Anvin962e3052008-08-28 17:47:16 -0700845 case 0336:
846 case 0337:
847 break;
848
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800849 case 0340:
850 return false;
851
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800852 case 0341:
853 if (prefix->wait != 0x9B)
854 return false;
855 dwait = 0;
856 break;
857
H. Peter Anvinfa3833d2008-10-09 14:15:36 -0700858 case4(0344):
859 ins->oprs[0].basereg = (*data++ >> 3) & 7;
H. Peter Anvinff6e12d2008-10-08 21:17:32 -0700860 break;
861
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700862 case 0360:
863 if (prefix->osp || prefix->rep)
864 return false;
865 break;
866
867 case 0361:
868 if (!prefix->osp || prefix->rep)
869 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700870 o_used = true;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700871 break;
872
873 case 0362:
874 if (prefix->osp || prefix->rep != 0xf2)
875 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700876 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700877 break;
878
879 case 0363:
880 if (prefix->osp || prefix->rep != 0xf3)
881 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700882 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700883 break;
884
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800885 case 0364:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000886 if (prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700887 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800888 break;
889
890 case 0365:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000891 if (prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700892 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800893 break;
894
895 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000896 if (!prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700897 return false;
898 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800899 break;
900
901 case 0367:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000902 if (!prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700903 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800904 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800905 break;
906
907 default:
908 return false; /* Unknown code */
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000909 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000910 }
911
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700912 if (!vex_ok && (ins->rex & REX_V))
913 return false;
914
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700915 /* REX cannot be combined with DREX or VEX */
916 if ((ins->rex & (REX_D|REX_V)) && (prefix->rex & REX_P))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700917 return false;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700918
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000919 /*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000920 * Check for unused rep or a/o prefixes.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000921 */
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700922 for (i = 0; i < t->operands; i++) {
923 if (ins->oprs[i].segment != SEG_RMREG)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700924 a_used = true;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700925 }
926
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700927 if (lock) {
928 if (ins->prefixes[PPS_LREP])
929 return false;
930 ins->prefixes[PPS_LREP] = P_LOCK;
931 }
932 if (drep) {
933 if (ins->prefixes[PPS_LREP])
934 return false;
935 ins->prefixes[PPS_LREP] = drep;
936 }
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800937 ins->prefixes[PPS_WAIT] = dwait;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800938 if (!o_used) {
939 if (osize != ((segsize == 16) ? 16 : 32)) {
940 enum prefixes pfx = 0;
941
942 switch (osize) {
943 case 16:
944 pfx = P_O16;
945 break;
946 case 32:
947 pfx = P_O32;
948 break;
949 case 64:
950 pfx = P_O64;
951 break;
952 }
953
954 if (ins->prefixes[PPS_OSIZE])
955 return false;
956 ins->prefixes[PPS_OSIZE] = pfx;
957 }
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700958 }
959 if (!a_used && asize != segsize) {
960 if (ins->prefixes[PPS_ASIZE])
961 return false;
962 ins->prefixes[PPS_ASIZE] = asize == 16 ? P_A16 : P_A32;
963 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000964
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000965 /* Fix: check for redundant REX prefixes */
966
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000967 return data - origdata;
968}
969
H. Peter Anvina4835d42008-05-20 14:21:29 -0700970/* Condition names for disassembly, sorted by x86 code */
971static const char * const condition_name[16] = {
972 "o", "no", "c", "nc", "z", "nz", "na", "a",
973 "s", "ns", "pe", "po", "l", "nl", "ng", "g"
974};
975
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000976int32_t disasm(uint8_t *data, char *output, int outbufsize, int segsize,
Keith Kaniosb7a89542007-04-12 02:40:54 +0000977 int32_t offset, int autosync, uint32_t prefer)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000978{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000979 const struct itemplate * const *p, * const *best_p;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700980 const struct disasm_index *ix;
981 uint8_t *dp;
H. Peter Anvin4836e332002-04-30 20:56:43 +0000982 int length, best_length = 0;
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000983 char *segover;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700984 int i, slen, colon, n;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000985 uint8_t *origdata;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000986 int works;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000987 insn tmp_ins, ins;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000988 uint32_t goodness, best;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000989 int best_pref;
990 struct prefix_info prefix;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800991 bool end_prefix;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000992
H. Peter Anvinbfb888c2007-09-11 04:26:44 +0000993 memset(&ins, 0, sizeof ins);
994
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000995 /*
996 * Scan for prefixes.
997 */
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000998 memset(&prefix, 0, sizeof prefix);
999 prefix.asize = segsize;
1000 prefix.osize = (segsize == 64) ? 32 : segsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001001 segover = NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001002 origdata = data;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001003
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001004 ix = itable;
1005
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001006 end_prefix = false;
1007 while (!end_prefix) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001008 switch (*data) {
1009 case 0xF2:
1010 case 0xF3:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001011 prefix.rep = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001012 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001013
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001014 case 0x9B:
1015 prefix.wait = *data++;
1016 break;
1017
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001018 case 0xF0:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001019 prefix.lock = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001020 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001021
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001022 case 0x2E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001023 segover = "cs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001024 break;
1025 case 0x36:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001026 segover = "ss", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001027 break;
1028 case 0x3E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001029 segover = "ds", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001030 break;
1031 case 0x26:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001032 segover = "es", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001033 break;
1034 case 0x64:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001035 segover = "fs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001036 break;
1037 case 0x65:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001038 segover = "gs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001039 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001040
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001041 case 0x66:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001042 prefix.osize = (segsize == 16) ? 32 : 16;
1043 prefix.osp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001044 break;
1045 case 0x67:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001046 prefix.asize = (segsize == 32) ? 16 : 32;
1047 prefix.asp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001048 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001049
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001050 case 0xC4:
1051 case 0xC5:
1052 if (segsize == 64 || (data[1] & 0xc0) == 0xc0) {
1053 prefix.vex[0] = *data++;
1054 prefix.vex[1] = *data++;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001055
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001056 prefix.rex = REX_V;
H. Peter Anvin40b81a42009-05-08 18:01:21 -07001057 prefix.vex_c = RV_VEX;
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001058
1059 if (prefix.vex[0] == 0xc4) {
1060 prefix.vex[2] = *data++;
1061 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1062 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1063 prefix.vex_m = prefix.vex[1] & 0x1f;
1064 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1065 prefix.vex_lp = prefix.vex[2] & 7;
1066 } else {
1067 prefix.rex |= (~prefix.vex[1] >> (7-2)) & REX_R;
1068 prefix.vex_m = 1;
1069 prefix.vex_v = (~prefix.vex[1] >> 3) & 15;
1070 prefix.vex_lp = prefix.vex[1] & 7;
1071 }
1072
H. Peter Anvin40b81a42009-05-08 18:01:21 -07001073 ix = itable_vex[RV_VEX][prefix.vex_m][prefix.vex_lp];
H. Peter Anvina04019c2009-05-03 21:42:34 -07001074 }
1075 end_prefix = true;
1076 break;
1077
1078 case 0x8F:
1079 if ((data[1] & 030) != 0 &&
1080 (segsize == 64 || (data[1] & 0xc0) == 0xc0)) {
1081 prefix.vex[0] = *data++;
1082 prefix.vex[1] = *data++;
1083 prefix.vex[2] = *data++;
1084
1085 prefix.rex = REX_V;
H. Peter Anvin40b81a42009-05-08 18:01:21 -07001086 prefix.vex_c = RV_XOP;
H. Peter Anvina04019c2009-05-03 21:42:34 -07001087
1088 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1089 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1090 prefix.vex_m = prefix.vex[1] & 0x1f;
1091 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1092 prefix.vex_lp = prefix.vex[2] & 7;
1093
H. Peter Anvin40b81a42009-05-08 18:01:21 -07001094 ix = itable_vex[RV_XOP][prefix.vex_m][prefix.vex_lp];
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001095 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001096 end_prefix = true;
1097 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001098
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001099 case REX_P + 0x0:
1100 case REX_P + 0x1:
1101 case REX_P + 0x2:
1102 case REX_P + 0x3:
1103 case REX_P + 0x4:
1104 case REX_P + 0x5:
1105 case REX_P + 0x6:
1106 case REX_P + 0x7:
1107 case REX_P + 0x8:
1108 case REX_P + 0x9:
1109 case REX_P + 0xA:
1110 case REX_P + 0xB:
1111 case REX_P + 0xC:
1112 case REX_P + 0xD:
1113 case REX_P + 0xE:
1114 case REX_P + 0xF:
1115 if (segsize == 64) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001116 prefix.rex = *data++;
1117 if (prefix.rex & REX_W)
1118 prefix.osize = 64;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001119 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001120 end_prefix = true;
1121 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001122
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001123 default:
1124 end_prefix = true;
1125 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001126 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001127 }
1128
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001129 best = -1; /* Worst possible */
H. Peter Anvin4836e332002-04-30 20:56:43 +00001130 best_p = NULL;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001131 best_pref = INT_MAX;
1132
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001133 if (!ix)
1134 return 0; /* No instruction table at all... */
1135
H. Peter Anvin19e20102007-09-18 15:08:20 -07001136 dp = data;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001137 ix += *dp++;
Charles Crayne46b31b02007-10-18 21:17:20 -07001138 while (ix->n == -1) {
H. Peter Anvin19e20102007-09-18 15:08:20 -07001139 ix = (const struct disasm_index *)ix->p + *dp++;
1140 }
1141
1142 p = (const struct itemplate * const *)ix->p;
1143 for (n = ix->n; n; n--, p++) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001144 if ((length = matches(*p, data, &prefix, segsize, &tmp_ins))) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001145 works = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001146 /*
1147 * Final check to make sure the types of r/m match up.
H. Peter Anvindbf130e2007-05-30 00:18:26 +00001148 * XXX: Need to make sure this is actually correct.
H. Peter Anvine2c80182005-01-15 22:15:51 +00001149 */
1150 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001151 if (!((*p)->opd[i] & SAME_AS) &&
1152 (
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001153 /* If it's a mem-only EA but we have a
1154 register, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001155 ((tmp_ins.oprs[i].segment & SEG_RMREG) &&
1156 !(MEMORY & ~(*p)->opd[i])) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001157 /* If it's a reg-only EA but we have a memory
1158 ref, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001159 (!(tmp_ins.oprs[i].segment & SEG_RMREG) &&
1160 !(REG_EA & ~(*p)->opd[i]) &&
1161 !((*p)->opd[i] & REG_SMASK)) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001162 /* Register type mismatch (eg FS vs REG_DESS):
1163 die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001164 ((((*p)->opd[i] & (REGISTER | FPUREG)) ||
1165 (tmp_ins.oprs[i].segment & SEG_RMREG)) &&
1166 !whichreg((*p)->opd[i],
1167 tmp_ins.oprs[i].basereg, tmp_ins.rex))
1168 )) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001169 works = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001170 break;
1171 }
1172 }
1173
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001174 /*
1175 * Note: we always prefer instructions which incorporate
1176 * prefixes in the instructions themselves. This is to allow
1177 * e.g. PAUSE to be preferred to REP NOP, and deal with
1178 * MMX/SSE instructions where prefixes are used to select
1179 * between MMX and SSE register sets or outright opcode
1180 * selection.
1181 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001182 if (works) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001183 int i, nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001184 goodness = ((*p)->flags & IF_PFMASK) ^ prefer;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001185 nprefix = 0;
1186 for (i = 0; i < MAXPREFIX; i++)
1187 if (tmp_ins.prefixes[i])
1188 nprefix++;
1189 if (nprefix < best_pref ||
1190 (nprefix == best_pref && goodness < best)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001191 /* This is the best one found so far */
1192 best = goodness;
1193 best_p = p;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001194 best_pref = nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001195 best_length = length;
1196 ins = tmp_ins;
1197 }
1198 }
1199 }
H. Peter Anvin4836e332002-04-30 20:56:43 +00001200 }
H. Peter Anvineba20a72002-04-30 20:53:55 +00001201
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001202 if (!best_p)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001203 return 0; /* no instruction was matched */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001204
H. Peter Anvin4836e332002-04-30 20:56:43 +00001205 /* Pick the best match */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001206 p = best_p;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001207 length = best_length;
1208
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001209 slen = 0;
1210
Ed Beroset64ab5192004-12-15 23:32:57 +00001211 /* TODO: snprintf returns the value that the string would have if
H. Peter Anvin70653092007-10-19 14:42:29 -07001212 * the buffer were long enough, and not the actual length of
H. Peter Anvine2c80182005-01-15 22:15:51 +00001213 * the returned string, so each instance of using the return
1214 * value of snprintf should actually be checked to assure that
1215 * the return value is "sane." Maybe a macro wrapper could
1216 * be used for that purpose.
1217 */
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001218 for (i = 0; i < MAXPREFIX; i++) {
1219 const char *prefix = prefix_name(ins.prefixes[i]);
1220 if (prefix)
1221 slen += snprintf(output+slen, outbufsize-slen, "%s ", prefix);
1222 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001223
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001224 i = (*p)->opcode;
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001225 if (i >= FIRST_COND_OPCODE)
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001226 slen += snprintf(output + slen, outbufsize - slen, "%s%s",
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001227 nasm_insn_names[i], condition_name[ins.condition]);
1228 else
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001229 slen += snprintf(output + slen, outbufsize - slen, "%s",
1230 nasm_insn_names[i]);
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001231
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001232 colon = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001233 length += data - origdata; /* fix up for prefixes */
1234 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001235 opflags_t t = (*p)->opd[i];
1236 const operand *o = &ins.oprs[i];
1237 int64_t offs;
1238
1239 if (t & SAME_AS) {
1240 o = &ins.oprs[t & ~SAME_AS];
1241 t = (*p)->opd[t & ~SAME_AS];
1242 }
1243
H. Peter Anvine2c80182005-01-15 22:15:51 +00001244 output[slen++] = (colon ? ':' : i == 0 ? ' ' : ',');
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001245
H. Peter Anvin7786c362007-09-17 18:45:44 -07001246 offs = o->offset;
1247 if (o->segment & SEG_RELATIVE) {
1248 offs += offset + length;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001249 /*
1250 * sort out wraparound
1251 */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001252 if (!(o->segment & (SEG_32BIT|SEG_64BIT)))
1253 offs &= 0xffff;
H. Peter Anvin08367e22008-01-02 12:19:41 -08001254 else if (segsize != 64)
1255 offs &= 0xffffffff;
1256
H. Peter Anvine2c80182005-01-15 22:15:51 +00001257 /*
1258 * add sync marker, if autosync is on
1259 */
1260 if (autosync)
H. Peter Anvin7786c362007-09-17 18:45:44 -07001261 add_sync(offs, 0L);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001262 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001263
H. Peter Anvin7786c362007-09-17 18:45:44 -07001264 if (t & COLON)
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001265 colon = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001266 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001267 colon = false;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001268
H. Peter Anvin7786c362007-09-17 18:45:44 -07001269 if ((t & (REGISTER | FPUREG)) ||
1270 (o->segment & SEG_RMREG)) {
1271 enum reg_enum reg;
1272 reg = whichreg(t, o->basereg, ins.rex);
1273 if (t & TO)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001274 slen += snprintf(output + slen, outbufsize - slen, "to ");
1275 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001276 nasm_reg_names[reg-EXPR_REG_START]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001277 } else if (!(UNITY & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001278 output[slen++] = '1';
H. Peter Anvin7786c362007-09-17 18:45:44 -07001279 } else if (t & IMMEDIATE) {
1280 if (t & BITS8) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001281 slen +=
1282 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001283 if (o->segment & SEG_SIGNED) {
1284 if (offs < 0) {
1285 offs *= -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001286 output[slen++] = '-';
1287 } else
1288 output[slen++] = '+';
1289 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001290 } else if (t & BITS16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001291 slen +=
1292 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001293 } else if (t & BITS32) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001294 slen +=
1295 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001296 } else if (t & BITS64) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001297 slen +=
1298 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001299 } else if (t & NEAR) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001300 slen +=
1301 snprintf(output + slen, outbufsize - slen, "near ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001302 } else if (t & SHORT) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001303 slen +=
1304 snprintf(output + slen, outbufsize - slen, "short ");
1305 }
1306 slen +=
Keith Kanios93f2e9a2007-04-14 00:10:59 +00001307 snprintf(output + slen, outbufsize - slen, "0x%"PRIx64"",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001308 offs);
1309 } else if (!(MEM_OFFS & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001310 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001311 snprintf(output + slen, outbufsize - slen,
1312 "[%s%s%s0x%"PRIx64"]",
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001313 (segover ? segover : ""),
1314 (segover ? ":" : ""),
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001315 (o->disp_size == 64 ? "qword " :
1316 o->disp_size == 32 ? "dword " :
1317 o->disp_size == 16 ? "word " : ""), offs);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001318 segover = NULL;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001319 } else if (!(REGMEM & ~t)) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001320 int started = false;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001321 if (t & BITS8)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001322 slen +=
1323 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001324 if (t & BITS16)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001325 slen +=
1326 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001327 if (t & BITS32)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001328 slen +=
1329 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001330 if (t & BITS64)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001331 slen +=
1332 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001333 if (t & BITS80)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001334 slen +=
1335 snprintf(output + slen, outbufsize - slen, "tword ");
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001336 if (t & BITS128)
1337 slen +=
1338 snprintf(output + slen, outbufsize - slen, "oword ");
H. Peter Anvindfb91802008-05-20 11:43:53 -07001339 if (t & BITS256)
1340 slen +=
1341 snprintf(output + slen, outbufsize - slen, "yword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001342 if (t & FAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001343 slen += snprintf(output + slen, outbufsize - slen, "far ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001344 if (t & NEAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001345 slen +=
1346 snprintf(output + slen, outbufsize - slen, "near ");
1347 output[slen++] = '[';
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001348 if (o->disp_size)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001349 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001350 (o->disp_size == 64 ? "qword " :
1351 o->disp_size == 32 ? "dword " :
1352 o->disp_size == 16 ? "word " :
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001353 ""));
H. Peter Anvin7786c362007-09-17 18:45:44 -07001354 if (o->eaflags & EAF_REL)
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00001355 slen += snprintf(output + slen, outbufsize - slen, "rel ");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001356 if (segover) {
1357 slen +=
1358 snprintf(output + slen, outbufsize - slen, "%s:",
1359 segover);
1360 segover = NULL;
1361 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001362 if (o->basereg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001363 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001364 nasm_reg_names[(o->basereg-EXPR_REG_START)]);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001365 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001366 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001367 if (o->indexreg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001368 if (started)
1369 output[slen++] = '+';
1370 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001371 nasm_reg_names[(o->indexreg-EXPR_REG_START)]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001372 if (o->scale > 1)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001373 slen +=
1374 snprintf(output + slen, outbufsize - slen, "*%d",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001375 o->scale);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001376 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001377 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001378
1379
H. Peter Anvin7786c362007-09-17 18:45:44 -07001380 if (o->segment & SEG_DISP8) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001381 const char *prefix;
1382 uint8_t offset = offs;
1383 if ((int8_t)offset < 0) {
1384 prefix = "-";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001385 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001386 } else {
1387 prefix = "+";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001388 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001389 slen +=
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001390 snprintf(output + slen, outbufsize - slen, "%s0x%"PRIx8"",
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001391 prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001392 } else if (o->segment & SEG_DISP16) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001393 const char *prefix;
1394 uint16_t offset = offs;
1395 if ((int16_t)offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001396 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001397 prefix = "-";
1398 } else {
1399 prefix = started ? "+" : "";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001400 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001401 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001402 snprintf(output + slen, outbufsize - slen,
1403 "%s0x%"PRIx16"", prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001404 } else if (o->segment & SEG_DISP32) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001405 if (prefix.asize == 64) {
1406 const char *prefix;
1407 uint64_t offset = (int64_t)(int32_t)offs;
1408 if ((int32_t)offs < 0 && started) {
1409 offset = -offset;
1410 prefix = "-";
1411 } else {
1412 prefix = started ? "+" : "";
1413 }
1414 slen +=
1415 snprintf(output + slen, outbufsize - slen,
1416 "%s0x%"PRIx64"", prefix, offset);
1417 } else {
1418 const char *prefix;
1419 uint32_t offset = offs;
1420 if ((int32_t) offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001421 offset = -offset;
1422 prefix = "-";
1423 } else {
1424 prefix = started ? "+" : "";
1425 }
1426 slen +=
1427 snprintf(output + slen, outbufsize - slen,
1428 "%s0x%"PRIx32"", prefix, offset);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001429 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001430 }
1431 output[slen++] = ']';
1432 } else {
1433 slen +=
1434 snprintf(output + slen, outbufsize - slen, "<operand%d>",
1435 i);
1436 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001437 }
1438 output[slen] = '\0';
H. Peter Anvine2c80182005-01-15 22:15:51 +00001439 if (segover) { /* unused segment override */
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001440 char *p = output;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001441 int count = slen + 1;
1442 while (count--)
1443 p[count + 3] = p[count];
1444 strncpy(output, segover, 2);
1445 output[2] = ' ';
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001446 }
1447 return length;
1448}
1449
H. Peter Anvined37aa82009-03-18 23:10:19 -07001450/*
1451 * This is called when we don't have a complete instruction. If it
1452 * is a standalone *single-byte* prefix show it as such, otherwise
1453 * print it as a literal.
1454 */
1455int32_t eatbyte(uint8_t *data, char *output, int outbufsize, int segsize)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001456{
H. Peter Anvined37aa82009-03-18 23:10:19 -07001457 uint8_t byte = *data;
1458 const char *str = NULL;
1459
1460 switch (byte) {
1461 case 0xF2:
H. Peter Anvin1d7d7c62009-03-19 06:52:07 -07001462 str = "repne";
H. Peter Anvined37aa82009-03-18 23:10:19 -07001463 break;
1464 case 0xF3:
H. Peter Anvin1d7d7c62009-03-19 06:52:07 -07001465 str = "rep";
H. Peter Anvined37aa82009-03-18 23:10:19 -07001466 break;
1467 case 0x9B:
1468 str = "wait";
1469 break;
1470 case 0xF0:
1471 str = "lock";
1472 break;
1473 case 0x2E:
1474 str = "cs";
1475 break;
1476 case 0x36:
1477 str = "ss";
1478 break;
1479 case 0x3E:
1480 str = "ss";
1481 break;
1482 case 0x26:
1483 str = "es";
1484 break;
1485 case 0x64:
1486 str = "fs";
1487 break;
1488 case 0x65:
1489 str = "gs";
1490 break;
1491 case 0x66:
1492 str = (segsize == 16) ? "o32" : "o16";
1493 break;
1494 case 0x67:
1495 str = (segsize == 32) ? "a16" : "a32";
1496 break;
1497 case REX_P + 0x0:
1498 case REX_P + 0x1:
1499 case REX_P + 0x2:
1500 case REX_P + 0x3:
1501 case REX_P + 0x4:
1502 case REX_P + 0x5:
1503 case REX_P + 0x6:
1504 case REX_P + 0x7:
1505 case REX_P + 0x8:
1506 case REX_P + 0x9:
1507 case REX_P + 0xA:
1508 case REX_P + 0xB:
1509 case REX_P + 0xC:
1510 case REX_P + 0xD:
1511 case REX_P + 0xE:
1512 case REX_P + 0xF:
1513 if (segsize == 64) {
1514 snprintf(output, outbufsize, "rex%s%s%s%s%s",
1515 (byte == REX_P) ? "" : ".",
1516 (byte & REX_W) ? "w" : "",
1517 (byte & REX_R) ? "r" : "",
1518 (byte & REX_X) ? "x" : "",
1519 (byte & REX_B) ? "b" : "");
1520 break;
1521 }
1522 /* else fall through */
1523 default:
1524 snprintf(output, outbufsize, "db 0x%02x", byte);
1525 break;
1526 }
1527
1528 if (str)
1529 strcpy(output, str);
1530
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001531 return 1;
1532}