blob: 2668857a37f29cdcbb7618b81309cc3878a81894 [file] [log] [blame]
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001/* assemble.c code generation for the Netwide Assembler
2 *
3 * The Netwide Assembler is copyright (C) 1996 Simon Tatham and
4 * Julian Hall. All rights reserved. The software is
Beroset095e6a22007-12-29 09:44:23 -05005 * redistributable under the license given in the file "LICENSE"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 * distributed in the NASM archive.
7 *
8 * the actual codes (C syntax, i.e. octal):
9 * \0 - terminates the code. (Unless it's a literal of course.)
H. Peter Anvindcffe4b2008-10-10 22:10:31 -070010 * \1..\4 - that many literal bytes follow in the code stream
11 * \5 - add 4 to the primary operand number (b, low octdigit)
12 * \6 - add 4 to the secondary operand number (a, middle octdigit)
13 * \7 - add 4 to both the primary and the secondary operand number
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070014 * \10..\13 - a literal byte follows in the code stream, to be added
15 * to the register value of operand 0..3
16 * \14..\17 - a signed byte immediate operand, from operand 0..3
17 * \20..\23 - a byte immediate operand, from operand 0..3
18 * \24..\27 - an unsigned byte immediate operand, from operand 0..3
19 * \30..\33 - a word immediate operand, from operand 0..3
20 * \34..\37 - select between \3[0-3] and \4[0-3] depending on 16/32 bit
H. Peter Anvin3ba46772002-05-27 23:19:35 +000021 * assembly mode or the operand-size override on the operand
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070022 * \40..\43 - a long immediate operand, from operand 0..3
23 * \44..\47 - select between \3[0-3], \4[0-3] and \5[4-7]
H. Peter Anvinde4b89b2007-10-01 15:41:25 -070024 * depending on the address size of the instruction.
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070025 * \50..\53 - a byte relative operand, from operand 0..3
26 * \54..\57 - a qword immediate operand, from operand 0..3
27 * \60..\63 - a word relative operand, from operand 0..3
28 * \64..\67 - select between \6[0-3] and \7[0-3] depending on 16/32 bit
H. Peter Anvin17799b42002-05-21 03:31:21 +000029 * assembly mode or the operand-size override on the operand
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070030 * \70..\73 - a long relative operand, from operand 0..3
H. Peter Anvinc1377e92008-10-06 23:40:31 -070031 * \74..\77 - a word constant, from the _segment_ part of operand 0..3
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000032 * \1ab - a ModRM, calculated on EA in operand a, with the spare
33 * field the register value of operand b.
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070034 * \140..\143 - an immediate word or signed byte for operand 0..3
H. Peter Anvina30cc072007-11-18 21:55:26 -080035 * \144..\147 - or 2 (s-field) into opcode byte if operand 0..3
36 * is a signed byte rather than a word. Opcode byte follows.
H. Peter Anvinc1377e92008-10-06 23:40:31 -070037 * \150..\153 - an immediate dword or signed byte for operand 0..3
H. Peter Anvina30cc072007-11-18 21:55:26 -080038 * \154..\157 - or 2 (s-field) into opcode byte if operand 0..3
H. Peter Anvin32cd4c22008-04-04 13:34:53 -070039 * is a signed byte rather than a dword. Opcode byte follows.
H. Peter Anvin401c07e2007-09-17 16:55:04 -070040 * \160..\163 - this instruction uses DREX rather than REX, with the
41 * OC0 field set to 0, and the dest field taken from
42 * operand 0..3.
43 * \164..\167 - this instruction uses DREX rather than REX, with the
44 * OC0 field set to 1, and the dest field taken from
45 * operand 0..3.
H. Peter Anvin401c07e2007-09-17 16:55:04 -070046 * \171 - placement of DREX suffix in the absence of an EA
H. Peter Anvind85d2502008-05-04 17:53:31 -070047 * \172\ab - the register number from operand a in bits 7..4, with
H. Peter Anvin52dc3532008-05-20 19:29:04 -070048 * the 4-bit immediate from operand b in bits 3..0.
H. Peter Anvind58656f2008-05-06 20:11:14 -070049 * \173\xab - the register number from operand a in bits 7..4, with
H. Peter Anvin52dc3532008-05-20 19:29:04 -070050 * the value b in bits 3..0.
51 * \174\a - the register number from operand a in bits 7..4, and
52 * an arbitrary value in bits 3..0 (assembled as zero.)
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000053 * \2ab - a ModRM, calculated on EA in operand a, with the spare
54 * field equal to digit b.
H. Peter Anvin32cd4c22008-04-04 13:34:53 -070055 * \250..\253 - same as \150..\153, except warn if the 64-bit operand
56 * is not equal to the truncated and sign-extended 32-bit
57 * operand; used for 32-bit immediates in 64-bit mode.
H. Peter Anvin588df782008-10-07 10:05:10 -070058 * \254..\257 - a signed 32-bit operand to be extended to 64 bits.
H. Peter Anvind85d2502008-05-04 17:53:31 -070059 * \260..\263 - this instruction uses VEX rather than REX, with the
60 * V field taken from operand 0..3.
61 * \270 - this instruction uses VEX rather than REX, with the
62 * V field set to 1111b.
63 *
64 * VEX prefixes are followed by the sequence:
H. Peter Anvinaaa088f2008-05-12 11:13:41 -070065 * \mm\wlp where mm is the M field; and wlp is:
66 * 00 0ww lpp
H. Peter Anvinbd420c72008-05-22 11:24:35 -070067 * [w0] ww = 0 for W = 0
68 * [w1] ww = 1 for W = 1
69 * [wx] ww = 2 for W don't care (always assembled as 0)
70 * [ww] ww = 3 for W used as REX.W
71 *
H. Peter Anvind85d2502008-05-04 17:53:31 -070072 *
H. Peter Anvinc1377e92008-10-06 23:40:31 -070073 * \274..\277 - a signed byte immediate operand, from operand 0..3,
74 * which is to be extended to the operand size.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000075 * \310 - indicates fixed 16-bit address size, i.e. optional 0x67.
76 * \311 - indicates fixed 32-bit address size, i.e. optional 0x67.
Keith Kanios48af1772007-08-17 07:37:52 +000077 * \312 - (disassembler only) marker on LOOP, LOOPxx instructions.
H. Peter Anvince2b3972007-05-30 22:21:11 +000078 * \313 - indicates fixed 64-bit address size, 0x67 invalid.
H. Peter Anvin23440102007-11-12 21:02:33 -080079 * \314 - (disassembler only) invalid with REX.B
80 * \315 - (disassembler only) invalid with REX.X
81 * \316 - (disassembler only) invalid with REX.R
82 * \317 - (disassembler only) invalid with REX.W
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000083 * \320 - indicates fixed 16-bit operand size, i.e. optional 0x66.
84 * \321 - indicates fixed 32-bit operand size, i.e. optional 0x66.
85 * \322 - indicates that this instruction is only valid when the
86 * operand size is the default (instruction to disassembler,
87 * generates no code in the assembler)
H. Peter Anvince2b3972007-05-30 22:21:11 +000088 * \323 - indicates fixed 64-bit operand size, REX on extensions only.
Keith Kaniosb7a89542007-04-12 02:40:54 +000089 * \324 - indicates 64-bit operand size requiring REX prefix.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000090 * \330 - a literal byte follows in the code stream, to be added
91 * to the condition code value of the instruction.
Keith Kanios48af1772007-08-17 07:37:52 +000092 * \331 - instruction not valid with REP prefix. Hint for
H. Peter Anvinef7468f2002-04-30 20:57:59 +000093 * disassembler only; for SSE instructions.
H. Peter Anvincb9b6902007-09-12 21:58:51 -070094 * \332 - REP prefix (0xF2 byte) used as opcode extension.
95 * \333 - REP prefix (0xF3 byte) used as opcode extension.
Keith Kanios48af1772007-08-17 07:37:52 +000096 * \334 - LOCK prefix used instead of REX.R
H. Peter Anvincb9b6902007-09-12 21:58:51 -070097 * \335 - disassemble a rep (0xF3 byte) prefix as repe not rep.
H. Peter Anvin962e3052008-08-28 17:47:16 -070098 * \336 - force a REP(E) prefix (0xF2) even if not specified.
99 * \337 - force a REPNE prefix (0xF3) even if not specified.
100 * \336-\337 are still listed as prefixes in the disassembler.
Keith Kaniosb7a89542007-04-12 02:40:54 +0000101 * \340 - reserve <operand 0> bytes of uninitialized storage.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000102 * Operand 0 had better be a segmentless constant.
H. Peter Anvinff6e12d2008-10-08 21:17:32 -0700103 * \344,\345 - the PUSH/POP (respectively) codes for CS, DS, ES, SS
104 * (POP is never used for CS) depending on operand 0
105 * \346,\347 - the second byte of PUSH/POP codes for FS, GS, depending
106 * on operand 0
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700107 * \360 - no SSE prefix (== \364\331)
108 * \361 - 66 SSE prefix (== \366\331)
109 * \362 - F2 SSE prefix (== \364\332)
110 * \363 - F3 SSE prefix (== \364\333)
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000111 * \364 - operand-size prefix (0x66) not permitted
112 * \365 - address-size prefix (0x67) not permitted
113 * \366 - operand-size prefix (0x66) used as opcode extension
114 * \367 - address-size prefix (0x67) used as opcode extension
H. Peter Anvin788e6c12002-04-30 21:02:01 +0000115 * \370,\371,\372 - match only if operand 0 meets byte jump criteria.
116 * 370 is used for Jcc, 371 is used for JMP.
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000117 * \373 - assemble 0x03 if bits==16, 0x05 if bits==32;
118 * used for conditional jump over longer jump
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000119 */
120
H. Peter Anvinfe501952007-10-02 21:53:51 -0700121#include "compiler.h"
122
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000123#include <stdio.h>
124#include <string.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +0000125#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000126
127#include "nasm.h"
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000128#include "nasmlib.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000129#include "assemble.h"
130#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -0700131#include "tables.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000132
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000133typedef struct {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000134 int sib_present; /* is a SIB byte necessary? */
135 int bytes; /* # of bytes of offset needed */
136 int size; /* lazy - this is sib+bytes+1 */
137 uint8_t modrm, sib, rex, rip; /* the bytes themselves */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000138} ea;
139
Keith Kaniosb7a89542007-04-12 02:40:54 +0000140static uint32_t cpu; /* cpu level received from nasm.c */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000141static efunc errfunc;
142static struct ofmt *outfmt;
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000143static ListGen *list;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000144
H. Peter Anvin3720f7b2008-05-12 11:00:50 -0700145static int64_t calcsize(int32_t, int64_t, int, insn *, const uint8_t *);
H. Peter Anvin833caea2008-10-04 19:02:30 -0700146static void gencode(int32_t segment, int64_t offset, int bits,
147 insn * ins, const struct itemplate *temp,
148 int64_t insn_end);
H. Peter Anvin3360d792007-09-11 04:16:57 +0000149static int matches(const struct itemplate *, insn *, int bits);
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000150static int32_t regflag(const operand *);
151static int32_t regval(const operand *);
152static int rexflags(int, int32_t, int);
153static int op_rexflags(const operand *, int);
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700154static ea *process_ea(operand *, ea *, int, int, int, int32_t);
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700155static void add_asp(insn *, int);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000156
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700157static int has_prefix(insn * ins, enum prefix_pos pos, enum prefixes prefix)
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000158{
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700159 return ins->prefixes[pos] == prefix;
160}
161
162static void assert_no_prefix(insn * ins, enum prefix_pos pos)
163{
164 if (ins->prefixes[pos])
165 errfunc(ERR_NONFATAL, "invalid %s prefix",
166 prefix_name(ins->prefixes[pos]));
167}
168
169static const char *size_name(int size)
170{
171 switch (size) {
172 case 1:
173 return "byte";
174 case 2:
175 return "word";
176 case 4:
177 return "dword";
178 case 8:
179 return "qword";
180 case 10:
181 return "tword";
182 case 16:
183 return "oword";
H. Peter Anvindfb91802008-05-20 11:43:53 -0700184 case 32:
185 return "yword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700186 default:
187 return "???";
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000188 }
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700189}
190
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700191static void warn_overflow(int size, const struct operand *o)
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700192{
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700193 if (size < 8 && o->wrt == NO_SEG && o->segment == NO_SEG) {
Charles Craynedd462c82007-11-04 15:28:30 -0800194 int64_t lim = ((int64_t)1 << (size*8))-1;
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700195 int64_t data = o->offset;
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000196
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700197 if (data < ~lim || data > lim)
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700198 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700199 "%s data exceeds bounds", size_name(size));
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700200 }
201}
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000202/*
203 * This routine wrappers the real output format's output routine,
204 * in order to pass a copy of the data off to the listing file
205 * generator at the same time.
206 */
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800207static void out(int64_t offset, int32_t segto, const void *data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800208 enum out_type type, uint64_t size,
209 int32_t segment, int32_t wrt)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000210{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000211 static int32_t lineno = 0; /* static!!! */
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000212 static char *lnfname = NULL;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800213 uint8_t p[8];
H. Peter Anvineba20a72002-04-30 20:53:55 +0000214
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800215 if (type == OUT_ADDRESS && segment == NO_SEG && wrt == NO_SEG) {
216 /*
217 * This is a non-relocated address, and we're going to
218 * convert it into RAWDATA format.
219 */
220 uint8_t *q = p;
H. Peter Anvind1fb15c2007-11-13 09:37:59 -0800221
222 if (size > 8) {
223 errfunc(ERR_PANIC, "OUT_ADDRESS with size > 8");
224 return;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800225 }
H. Peter Anvind85d2502008-05-04 17:53:31 -0700226
H. Peter Anvind1fb15c2007-11-13 09:37:59 -0800227 WRITEADDR(q, *(int64_t *)data, size);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800228 data = p;
229 type = OUT_RAWDATA;
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000230 }
231
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800232 list->output(offset, data, type, size);
233
Frank Kotlerabebb082003-09-06 04:45:37 +0000234 /*
235 * this call to src_get determines when we call the
236 * debug-format-specific "linenum" function
237 * it updates lineno and lnfname to the current values
238 * returning 0 if "same as last time", -2 if lnfname
239 * changed, and the amount by which lineno changed,
240 * if it did. thus, these variables must be static
241 */
242
H. Peter Anvine2c80182005-01-15 22:15:51 +0000243 if (src_get(&lineno, &lnfname)) {
244 outfmt->current_dfmt->linenum(lnfname, lineno, segto);
H. Peter Anvince616072002-04-30 21:02:23 +0000245 }
H. Peter Anvineba20a72002-04-30 20:53:55 +0000246
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800247 outfmt->output(segto, data, type, size, segment, wrt);
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000248}
249
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700250static bool jmp_match(int32_t segment, int64_t offset, int bits,
H. Peter Anvin3720f7b2008-05-12 11:00:50 -0700251 insn * ins, const uint8_t *code)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000252{
Charles Crayne5fbbc8c2007-11-07 19:03:46 -0800253 int64_t isize;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000254 uint8_t c = code[0];
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000255
Charles Craynef1aefd82008-09-30 16:11:32 -0700256 if ((c != 0370 && c != 0371) || (ins->oprs[0].type & STRICT))
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700257 return false;
258 if (!optimizing)
259 return false;
260 if (optimizing < 0 && c == 0371)
261 return false;
262
H. Peter Anvine2c80182005-01-15 22:15:51 +0000263 isize = calcsize(segment, offset, bits, ins, code);
264 if (ins->oprs[0].segment != segment)
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700265 return false;
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000266
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700267 isize = ins->oprs[0].offset - offset - isize; /* isize is delta */
268 return (isize >= -128 && isize <= 127); /* is it byte size? */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000269}
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000270
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800271int64_t assemble(int32_t segment, int64_t offset, int bits, uint32_t cp,
H. Peter Anvine2c80182005-01-15 22:15:51 +0000272 insn * instruction, struct ofmt *output, efunc error,
273 ListGen * listgen)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000274{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000275 const struct itemplate *temp;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000276 int j;
277 int size_prob;
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800278 int64_t insn_end;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000279 int32_t itimes;
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800280 int64_t start = offset;
281 int64_t wsize = 0; /* size for DB etc. */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000282
H. Peter Anvine2c80182005-01-15 22:15:51 +0000283 errfunc = error; /* to pass to other functions */
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000284 cpu = cp;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000285 outfmt = output; /* likewise */
286 list = listgen; /* and again */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000287
H. Peter Anvine2c80182005-01-15 22:15:51 +0000288 switch (instruction->opcode) {
289 case -1:
290 return 0;
291 case I_DB:
292 wsize = 1;
293 break;
294 case I_DW:
295 wsize = 2;
296 break;
297 case I_DD:
298 wsize = 4;
299 break;
300 case I_DQ:
301 wsize = 8;
302 break;
303 case I_DT:
304 wsize = 10;
305 break;
H. Peter Anvincfbe7c32007-09-18 17:49:09 -0700306 case I_DO:
307 wsize = 16;
308 break;
H. Peter Anvindfb91802008-05-20 11:43:53 -0700309 case I_DY:
310 wsize = 32;
311 break;
H. Peter Anvin16b0a332007-09-12 20:27:41 -0700312 default:
313 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000314 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000315
H. Peter Anvineba20a72002-04-30 20:53:55 +0000316 if (wsize) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000317 extop *e;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000318 int32_t t = instruction->times;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000319 if (t < 0)
320 errfunc(ERR_PANIC,
321 "instruction->times < 0 (%ld) in assemble()", t);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000322
H. Peter Anvine2c80182005-01-15 22:15:51 +0000323 while (t--) { /* repeat TIMES times */
324 for (e = instruction->eops; e; e = e->next) {
325 if (e->type == EOT_DB_NUMBER) {
326 if (wsize == 1) {
327 if (e->segment != NO_SEG)
328 errfunc(ERR_NONFATAL,
329 "one-byte relocation attempted");
330 else {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000331 uint8_t out_byte = e->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000332 out(offset, segment, &out_byte,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800333 OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000334 }
Keith Kanios61ff53c2007-04-14 18:54:52 +0000335 } else if (wsize > 8) {
H. Peter Anvin3be5d852008-05-20 14:49:32 -0700336 errfunc(ERR_NONFATAL,
337 "integer supplied to a DT, DO or DY"
Keith Kanios61ff53c2007-04-14 18:54:52 +0000338 " instruction");
H. Peter Anvine2c80182005-01-15 22:15:51 +0000339 } else
340 out(offset, segment, &e->offset,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800341 OUT_ADDRESS, wsize, e->segment, e->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000342 offset += wsize;
H. Peter Anvin518df302008-06-14 16:53:48 -0700343 } else if (e->type == EOT_DB_STRING ||
344 e->type == EOT_DB_STRING_FREE) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000345 int align;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000346
H. Peter Anvine2c80182005-01-15 22:15:51 +0000347 out(offset, segment, e->stringval,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800348 OUT_RAWDATA, e->stringlen, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000349 align = e->stringlen % wsize;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000350
H. Peter Anvine2c80182005-01-15 22:15:51 +0000351 if (align) {
352 align = wsize - align;
H. Peter Anvin999868f2009-02-09 11:03:33 +0100353 out(offset, segment, zero_buffer,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800354 OUT_RAWDATA, align, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000355 }
356 offset += e->stringlen + align;
357 }
358 }
359 if (t > 0 && t == instruction->times - 1) {
360 /*
361 * Dummy call to list->output to give the offset to the
362 * listing module.
363 */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800364 list->output(offset, NULL, OUT_RAWDATA, 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000365 list->uplevel(LIST_TIMES);
366 }
367 }
368 if (instruction->times > 1)
369 list->downlevel(LIST_TIMES);
370 return offset - start;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000371 }
372
H. Peter Anvine2c80182005-01-15 22:15:51 +0000373 if (instruction->opcode == I_INCBIN) {
H. Peter Anvin518df302008-06-14 16:53:48 -0700374 const char *fname = instruction->eops->stringval;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000375 FILE *fp;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000376
H. Peter Anvin418ca702008-05-30 10:42:30 -0700377 fp = fopen(fname, "rb");
378 if (!fp) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000379 error(ERR_NONFATAL, "`incbin': unable to open file `%s'",
380 fname);
H. Peter Anvin418ca702008-05-30 10:42:30 -0700381 } else if (fseek(fp, 0L, SEEK_END) < 0) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000382 error(ERR_NONFATAL, "`incbin': unable to seek on file `%s'",
383 fname);
H. Peter Anvin418ca702008-05-30 10:42:30 -0700384 } else {
H. Peter Anvin518df302008-06-14 16:53:48 -0700385 static char buf[4096];
386 size_t t = instruction->times;
387 size_t base = 0;
388 size_t len;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000389
H. Peter Anvine2c80182005-01-15 22:15:51 +0000390 len = ftell(fp);
391 if (instruction->eops->next) {
392 base = instruction->eops->next->offset;
393 len -= base;
394 if (instruction->eops->next->next &&
H. Peter Anvin518df302008-06-14 16:53:48 -0700395 len > (size_t)instruction->eops->next->next->offset)
396 len = (size_t)instruction->eops->next->next->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000397 }
398 /*
399 * Dummy call to list->output to give the offset to the
400 * listing module.
401 */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800402 list->output(offset, NULL, OUT_RAWDATA, 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000403 list->uplevel(LIST_INCBIN);
404 while (t--) {
H. Peter Anvin518df302008-06-14 16:53:48 -0700405 size_t l;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000406
H. Peter Anvine2c80182005-01-15 22:15:51 +0000407 fseek(fp, base, SEEK_SET);
408 l = len;
409 while (l > 0) {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000410 int32_t m =
Charles Crayne192d5b52007-10-18 19:02:42 -0700411 fread(buf, 1, (l > (int32_t) sizeof(buf) ? (int32_t) sizeof(buf) : l),
H. Peter Anvine2c80182005-01-15 22:15:51 +0000412 fp);
413 if (!m) {
414 /*
415 * This shouldn't happen unless the file
416 * actually changes while we are reading
417 * it.
418 */
419 error(ERR_NONFATAL,
420 "`incbin': unexpected EOF while"
421 " reading file `%s'", fname);
422 t = 0; /* Try to exit cleanly */
423 break;
424 }
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800425 out(offset, segment, buf, OUT_RAWDATA, m,
H. Peter Anvine2c80182005-01-15 22:15:51 +0000426 NO_SEG, NO_SEG);
427 l -= m;
428 }
429 }
430 list->downlevel(LIST_INCBIN);
431 if (instruction->times > 1) {
432 /*
433 * Dummy call to list->output to give the offset to the
434 * listing module.
435 */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800436 list->output(offset, NULL, OUT_RAWDATA, 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000437 list->uplevel(LIST_TIMES);
438 list->downlevel(LIST_TIMES);
439 }
440 fclose(fp);
441 return instruction->times * len;
442 }
443 return 0; /* if we're here, there's an error */
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000444 }
445
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700446 /* Check to see if we need an address-size prefix */
447 add_asp(instruction, bits);
448
H. Peter Anvin6cda4142008-12-29 20:52:28 -0800449 size_prob = 0;
H. Peter Anvin70653092007-10-19 14:42:29 -0700450
451 for (temp = nasm_instructions[instruction->opcode]; temp->opcode != -1; temp++){
Keith Kaniosb7a89542007-04-12 02:40:54 +0000452 int m = matches(temp, instruction, bits);
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700453 if (m == 100 ||
454 (m == 99 && jmp_match(segment, offset, bits,
455 instruction, temp->code))) {
456 /* Matches! */
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800457 int64_t insn_size = calcsize(segment, offset, bits,
H. Peter Anvin833caea2008-10-04 19:02:30 -0700458 instruction, temp->code);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000459 itimes = instruction->times;
460 if (insn_size < 0) /* shouldn't be, on pass two */
461 error(ERR_PANIC, "errors made it through from pass one");
462 else
463 while (itimes--) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700464 for (j = 0; j < MAXPREFIX; j++) {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000465 uint8_t c = 0;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000466 switch (instruction->prefixes[j]) {
467 case P_LOCK:
468 c = 0xF0;
469 break;
470 case P_REPNE:
471 case P_REPNZ:
472 c = 0xF2;
473 break;
474 case P_REPE:
475 case P_REPZ:
476 case P_REP:
477 c = 0xF3;
478 break;
479 case R_CS:
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000480 if (bits == 64) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700481 error(ERR_WARNING | ERR_PASS2,
Charles Crayne1b851dc2007-11-05 21:49:49 -0800482 "cs segment base generated, but will be ignored in 64-bit mode");
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000483 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000484 c = 0x2E;
485 break;
486 case R_DS:
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000487 if (bits == 64) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700488 error(ERR_WARNING | ERR_PASS2,
Charles Crayne1b851dc2007-11-05 21:49:49 -0800489 "ds segment base generated, but will be ignored in 64-bit mode");
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000490 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000491 c = 0x3E;
492 break;
493 case R_ES:
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000494 if (bits == 64) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700495 error(ERR_WARNING | ERR_PASS2,
Charles Crayne1b851dc2007-11-05 21:49:49 -0800496 "es segment base generated, but will be ignored in 64-bit mode");
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000497 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000498 c = 0x26;
499 break;
500 case R_FS:
501 c = 0x64;
502 break;
503 case R_GS:
504 c = 0x65;
505 break;
506 case R_SS:
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000507 if (bits == 64) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700508 error(ERR_WARNING | ERR_PASS2,
Charles Crayne1b851dc2007-11-05 21:49:49 -0800509 "ss segment base generated, but will be ignored in 64-bit mode");
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000510 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000511 c = 0x36;
512 break;
513 case R_SEGR6:
514 case R_SEGR7:
515 error(ERR_NONFATAL,
516 "segr6 and segr7 cannot be used as prefixes");
517 break;
518 case P_A16:
Keith Kaniosb7a89542007-04-12 02:40:54 +0000519 if (bits == 64) {
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000520 error(ERR_NONFATAL,
521 "16-bit addressing is not supported "
522 "in 64-bit mode");
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700523 } else if (bits != 16)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000524 c = 0x67;
525 break;
526 case P_A32:
527 if (bits != 32)
528 c = 0x67;
529 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700530 case P_A64:
531 if (bits != 64) {
532 error(ERR_NONFATAL,
533 "64-bit addressing is only supported "
534 "in 64-bit mode");
535 }
536 break;
537 case P_ASP:
538 c = 0x67;
539 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000540 case P_O16:
541 if (bits != 16)
542 c = 0x66;
543 break;
544 case P_O32:
Keith Kaniosb7a89542007-04-12 02:40:54 +0000545 if (bits == 16)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000546 c = 0x66;
547 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700548 case P_O64:
549 /* REX.W */
550 break;
551 case P_OSP:
552 c = 0x66;
553 break;
554 case P_none:
555 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000556 default:
557 error(ERR_PANIC, "invalid instruction prefix");
558 }
559 if (c != 0) {
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800560 out(offset, segment, &c, OUT_RAWDATA, 1,
H. Peter Anvine2c80182005-01-15 22:15:51 +0000561 NO_SEG, NO_SEG);
562 offset++;
563 }
H. Peter Anvin70653092007-10-19 14:42:29 -0700564 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000565 insn_end = offset + insn_size;
H. Peter Anvin833caea2008-10-04 19:02:30 -0700566 gencode(segment, offset, bits, instruction,
567 temp, insn_end);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000568 offset += insn_size;
569 if (itimes > 0 && itimes == instruction->times - 1) {
570 /*
571 * Dummy call to list->output to give the offset to the
572 * listing module.
573 */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800574 list->output(offset, NULL, OUT_RAWDATA, 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000575 list->uplevel(LIST_TIMES);
576 }
577 }
578 if (instruction->times > 1)
579 list->downlevel(LIST_TIMES);
580 return offset - start;
581 } else if (m > 0 && m > size_prob) {
582 size_prob = m;
583 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000584 }
H. Peter Anvineba20a72002-04-30 20:53:55 +0000585
H. Peter Anvine2c80182005-01-15 22:15:51 +0000586 if (temp->opcode == -1) { /* didn't match any instruction */
H. Peter Anvin34539fb2007-05-30 04:27:58 +0000587 switch (size_prob) {
588 case 1:
589 error(ERR_NONFATAL, "operation size not specified");
590 break;
591 case 2:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000592 error(ERR_NONFATAL, "mismatch in operand sizes");
H. Peter Anvin34539fb2007-05-30 04:27:58 +0000593 break;
594 case 3:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000595 error(ERR_NONFATAL, "no instruction for this cpu level");
H. Peter Anvin34539fb2007-05-30 04:27:58 +0000596 break;
597 case 4:
H. Peter Anvin6cda4142008-12-29 20:52:28 -0800598 error(ERR_NONFATAL, "instruction not supported in %d-bit mode",
599 bits);
H. Peter Anvin34539fb2007-05-30 04:27:58 +0000600 break;
601 default:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000602 error(ERR_NONFATAL,
603 "invalid combination of opcode and operands");
H. Peter Anvin34539fb2007-05-30 04:27:58 +0000604 break;
605 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000606 }
607 return 0;
608}
609
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800610int64_t insn_size(int32_t segment, int64_t offset, int bits, uint32_t cp,
H. Peter Anvine2c80182005-01-15 22:15:51 +0000611 insn * instruction, efunc error)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000612{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000613 const struct itemplate *temp;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000614
H. Peter Anvine2c80182005-01-15 22:15:51 +0000615 errfunc = error; /* to pass to other functions */
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000616 cpu = cp;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000617
618 if (instruction->opcode == -1)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000619 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000620
H. Peter Anvincfbe7c32007-09-18 17:49:09 -0700621 if (instruction->opcode == I_DB || instruction->opcode == I_DW ||
622 instruction->opcode == I_DD || instruction->opcode == I_DQ ||
H. Peter Anvindfb91802008-05-20 11:43:53 -0700623 instruction->opcode == I_DT || instruction->opcode == I_DO ||
624 instruction->opcode == I_DY) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000625 extop *e;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000626 int32_t isize, osize, wsize = 0; /* placate gcc */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000627
H. Peter Anvine2c80182005-01-15 22:15:51 +0000628 isize = 0;
629 switch (instruction->opcode) {
630 case I_DB:
631 wsize = 1;
632 break;
633 case I_DW:
634 wsize = 2;
635 break;
636 case I_DD:
637 wsize = 4;
638 break;
639 case I_DQ:
640 wsize = 8;
641 break;
642 case I_DT:
643 wsize = 10;
644 break;
H. Peter Anvincfbe7c32007-09-18 17:49:09 -0700645 case I_DO:
646 wsize = 16;
647 break;
H. Peter Anvindfb91802008-05-20 11:43:53 -0700648 case I_DY:
649 wsize = 32;
650 break;
H. Peter Anvin16b0a332007-09-12 20:27:41 -0700651 default:
652 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000653 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000654
H. Peter Anvine2c80182005-01-15 22:15:51 +0000655 for (e = instruction->eops; e; e = e->next) {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000656 int32_t align;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000657
H. Peter Anvine2c80182005-01-15 22:15:51 +0000658 osize = 0;
659 if (e->type == EOT_DB_NUMBER)
660 osize = 1;
H. Peter Anvin518df302008-06-14 16:53:48 -0700661 else if (e->type == EOT_DB_STRING ||
662 e->type == EOT_DB_STRING_FREE)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000663 osize = e->stringlen;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000664
H. Peter Anvine2c80182005-01-15 22:15:51 +0000665 align = (-osize) % wsize;
666 if (align < 0)
667 align += wsize;
668 isize += osize + align;
669 }
670 return isize * instruction->times;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000671 }
672
H. Peter Anvine2c80182005-01-15 22:15:51 +0000673 if (instruction->opcode == I_INCBIN) {
H. Peter Anvin518df302008-06-14 16:53:48 -0700674 const char *fname = instruction->eops->stringval;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000675 FILE *fp;
H. Peter Anvin518df302008-06-14 16:53:48 -0700676 size_t len;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000677
H. Peter Anvin418ca702008-05-30 10:42:30 -0700678 fp = fopen(fname, "rb");
679 if (!fp)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000680 error(ERR_NONFATAL, "`incbin': unable to open file `%s'",
681 fname);
682 else if (fseek(fp, 0L, SEEK_END) < 0)
683 error(ERR_NONFATAL, "`incbin': unable to seek on file `%s'",
684 fname);
685 else {
686 len = ftell(fp);
687 fclose(fp);
688 if (instruction->eops->next) {
689 len -= instruction->eops->next->offset;
690 if (instruction->eops->next->next &&
H. Peter Anvin518df302008-06-14 16:53:48 -0700691 len > (size_t)instruction->eops->next->next->offset) {
692 len = (size_t)instruction->eops->next->next->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000693 }
694 }
695 return instruction->times * len;
696 }
697 return 0; /* if we're here, there's an error */
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000698 }
699
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700700 /* Check to see if we need an address-size prefix */
701 add_asp(instruction, bits);
702
Keith Kaniosb7a89542007-04-12 02:40:54 +0000703 for (temp = nasm_instructions[instruction->opcode]; temp->opcode != -1; temp++) {
704 int m = matches(temp, instruction, bits);
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700705 if (m == 100 ||
706 (m == 99 && jmp_match(segment, offset, bits,
707 instruction, temp->code))) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000708 /* we've matched an instruction. */
Charles Crayne5fbbc8c2007-11-07 19:03:46 -0800709 int64_t isize;
H. Peter Anvin3720f7b2008-05-12 11:00:50 -0700710 const uint8_t *codes = temp->code;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000711 int j;
712
713 isize = calcsize(segment, offset, bits, instruction, codes);
714 if (isize < 0)
715 return -1;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700716 for (j = 0; j < MAXPREFIX; j++) {
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700717 switch (instruction->prefixes[j]) {
718 case P_A16:
719 if (bits != 16)
720 isize++;
721 break;
722 case P_A32:
723 if (bits != 32)
724 isize++;
725 break;
726 case P_O16:
727 if (bits != 16)
728 isize++;
729 break;
730 case P_O32:
731 if (bits == 16)
732 isize++;
733 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700734 case P_A64:
735 case P_O64:
736 case P_none:
737 break;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700738 default:
739 isize++;
740 break;
741 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000742 }
743 return isize * instruction->times;
744 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000745 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000746 return -1; /* didn't match any instruction */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000747}
748
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700749static bool possible_sbyte(operand *o)
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000750{
H. Peter Anvinad6b8592008-10-07 09:56:38 -0700751 return o->wrt == NO_SEG && o->segment == NO_SEG &&
752 !(o->opflags & OPFLAG_FORWARD) &&
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700753 optimizing >= 0 && !(o->type & STRICT);
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000754}
755
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700756/* check that opn[op] is a signed byte of size 16 or 32 */
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700757static bool is_sbyte16(operand *o)
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700758{
759 int16_t v;
760
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700761 if (!possible_sbyte(o))
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700762 return false;
763
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700764 v = o->offset;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700765 return v >= -128 && v <= 127;
766}
767
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700768static bool is_sbyte32(operand *o)
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700769{
770 int32_t v;
771
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700772 if (!possible_sbyte(o))
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700773 return false;
774
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700775 v = o->offset;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700776 return v >= -128 && v <= 127;
777}
778
H. Peter Anvin507ae032008-10-09 15:37:10 -0700779/* Common construct */
780#define case4(x) case (x): case (x)+1: case (x)+2: case (x)+3
781
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800782static int64_t calcsize(int32_t segment, int64_t offset, int bits,
H. Peter Anvin9f817132008-10-06 19:11:07 -0700783 insn * ins, const uint8_t *codes)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000784{
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800785 int64_t length = 0;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000786 uint8_t c;
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000787 int rex_mask = ~0;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700788 int op1, op2;
H. Peter Anvin839eca22007-10-29 23:12:47 -0700789 struct operand *opx;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700790 uint8_t opex = 0;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000791
H. Peter Anvine3917fc2007-11-01 14:53:32 -0700792 ins->rex = 0; /* Ensure REX is reset */
793
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700794 if (ins->prefixes[PPS_OSIZE] == P_O64)
795 ins->rex |= REX_W;
796
H. Peter Anvine2c80182005-01-15 22:15:51 +0000797 (void)segment; /* Don't warn that this parameter is unused */
798 (void)offset; /* Don't warn that this parameter is unused */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000799
H. Peter Anvin839eca22007-10-29 23:12:47 -0700800 while (*codes) {
801 c = *codes++;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700802 op1 = (c & 3) + ((opex & 1) << 2);
803 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
804 opx = &ins->oprs[op1];
805 opex = 0; /* For the next iteration */
806
H. Peter Anvin839eca22007-10-29 23:12:47 -0700807 switch (c) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000808 case 01:
809 case 02:
810 case 03:
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700811 case 04:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000812 codes += c, length += c;
813 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700814
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700815 case 05:
816 case 06:
817 case 07:
818 opex = c;
819 break;
820
H. Peter Anvin507ae032008-10-09 15:37:10 -0700821 case4(010):
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000822 ins->rex |=
H. Peter Anvin839eca22007-10-29 23:12:47 -0700823 op_rexflags(opx, REX_B|REX_H|REX_P|REX_W);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000824 codes++, length++;
825 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700826
827 case4(014):
828 case4(020):
829 case4(024):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000830 length++;
831 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700832
833 case4(030):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000834 length += 2;
835 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700836
837 case4(034):
H. Peter Anvin839eca22007-10-29 23:12:47 -0700838 if (opx->type & (BITS16 | BITS32 | BITS64))
839 length += (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000840 else
841 length += (bits == 16) ? 2 : 4;
842 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700843
844 case4(040):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000845 length += 4;
846 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700847
848 case4(044):
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700849 length += ins->addr_size >> 3;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000850 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700851
852 case4(050):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000853 length++;
854 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700855
856 case4(054):
Keith Kaniosb7a89542007-04-12 02:40:54 +0000857 length += 8; /* MOV reg64/imm */
858 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700859
860 case4(060):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000861 length += 2;
862 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700863
864 case4(064):
H. Peter Anvin839eca22007-10-29 23:12:47 -0700865 if (opx->type & (BITS16 | BITS32 | BITS64))
866 length += (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000867 else
868 length += (bits == 16) ? 2 : 4;
869 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700870
871 case4(070):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000872 length += 4;
873 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700874
875 case4(074):
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700876 length += 2;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000877 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700878
879 case4(0140):
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700880 length += is_sbyte16(opx) ? 1 : 2;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000881 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700882
883 case4(0144):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800884 codes++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000885 length++;
886 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700887
888 case4(0150):
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700889 length += is_sbyte32(opx) ? 1 : 4;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700890 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700891
892 case4(0154):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800893 codes++;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700894 length++;
895 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700896
897 case4(0160):
H. Peter Anvin401c07e2007-09-17 16:55:04 -0700898 length++;
899 ins->rex |= REX_D;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700900 ins->drexdst = regval(opx);
H. Peter Anvin401c07e2007-09-17 16:55:04 -0700901 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700902
903 case4(0164):
H. Peter Anvin401c07e2007-09-17 16:55:04 -0700904 length++;
905 ins->rex |= REX_D|REX_OC;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700906 ins->drexdst = regval(opx);
H. Peter Anvin401c07e2007-09-17 16:55:04 -0700907 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700908
H. Peter Anvin401c07e2007-09-17 16:55:04 -0700909 case 0171:
910 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700911
H. Peter Anvind85d2502008-05-04 17:53:31 -0700912 case 0172:
H. Peter Anvind58656f2008-05-06 20:11:14 -0700913 case 0173:
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700914 case 0174:
H. Peter Anvind85d2502008-05-04 17:53:31 -0700915 codes++;
916 length++;
917 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700918
919 case4(0250):
H. Peter Anvinad6b8592008-10-07 09:56:38 -0700920 length += is_sbyte32(opx) ? 1 : 4;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700921 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700922
923 case4(0254):
H. Peter Anvin588df782008-10-07 10:05:10 -0700924 length += 4;
925 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700926
927 case4(0260):
H. Peter Anvind85d2502008-05-04 17:53:31 -0700928 ins->rex |= REX_V;
929 ins->drexdst = regval(opx);
930 ins->vex_m = *codes++;
931 ins->vex_wlp = *codes++;
932 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700933
H. Peter Anvind85d2502008-05-04 17:53:31 -0700934 case 0270:
H. Peter Anvind85d2502008-05-04 17:53:31 -0700935 ins->rex |= REX_V;
936 ins->drexdst = 0;
937 ins->vex_m = *codes++;
938 ins->vex_wlp = *codes++;
939 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700940
941 case4(0274):
H. Peter Anvinc1377e92008-10-06 23:40:31 -0700942 length++;
943 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700944
945 case4(0300):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000946 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700947
H. Peter Anvine2c80182005-01-15 22:15:51 +0000948 case 0310:
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700949 if (bits == 64)
950 return -1;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700951 length += (bits != 16) && !has_prefix(ins, PPS_ASIZE, P_A16);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000952 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700953
H. Peter Anvine2c80182005-01-15 22:15:51 +0000954 case 0311:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700955 length += (bits != 32) && !has_prefix(ins, PPS_ASIZE, P_A32);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000956 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700957
H. Peter Anvine2c80182005-01-15 22:15:51 +0000958 case 0312:
H. Peter Anvin70653092007-10-19 14:42:29 -0700959 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700960
Keith Kaniosb7a89542007-04-12 02:40:54 +0000961 case 0313:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700962 if (bits != 64 || has_prefix(ins, PPS_ASIZE, P_A16) ||
963 has_prefix(ins, PPS_ASIZE, P_A32))
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700964 return -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000965 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700966
967 case4(0314):
H. Peter Anvin23440102007-11-12 21:02:33 -0800968 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700969
H. Peter Anvine2c80182005-01-15 22:15:51 +0000970 case 0320:
Keith Kaniosb7a89542007-04-12 02:40:54 +0000971 length += (bits != 16);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000972 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700973
H. Peter Anvine2c80182005-01-15 22:15:51 +0000974 case 0321:
975 length += (bits == 16);
976 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700977
H. Peter Anvine2c80182005-01-15 22:15:51 +0000978 case 0322:
979 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700980
Keith Kaniosb7a89542007-04-12 02:40:54 +0000981 case 0323:
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000982 rex_mask &= ~REX_W;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000983 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700984
Keith Kaniosb7a89542007-04-12 02:40:54 +0000985 case 0324:
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000986 ins->rex |= REX_W;
H. Peter Anvin8d7316a2007-04-18 02:27:18 +0000987 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700988
H. Peter Anvine2c80182005-01-15 22:15:51 +0000989 case 0330:
990 codes++, length++;
991 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700992
H. Peter Anvine2c80182005-01-15 22:15:51 +0000993 case 0331:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000994 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700995
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700996 case 0332:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000997 case 0333:
998 length++;
999 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001000
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001001 case 0334:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001002 ins->rex |= REX_L;
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001003 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001004
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001005 case 0335:
1006 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001007
H. Peter Anvin962e3052008-08-28 17:47:16 -07001008 case 0336:
1009 if (!ins->prefixes[PPS_LREP])
1010 ins->prefixes[PPS_LREP] = P_REP;
1011 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001012
H. Peter Anvin962e3052008-08-28 17:47:16 -07001013 case 0337:
1014 if (!ins->prefixes[PPS_LREP])
1015 ins->prefixes[PPS_LREP] = P_REPNE;
1016 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001017
H. Peter Anvine2c80182005-01-15 22:15:51 +00001018 case 0340:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001019 if (ins->oprs[0].segment != NO_SEG)
1020 errfunc(ERR_NONFATAL, "attempt to reserve non-constant"
1021 " quantity of BSS space");
1022 else
H. Peter Anvin428fd672007-11-15 10:25:52 -08001023 length += ins->oprs[0].offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001024 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001025
1026 case4(0344):
H. Peter Anvinff6e12d2008-10-08 21:17:32 -07001027 length++;
1028 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001029
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001030 case 0360:
1031 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001032
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001033 case 0361:
1034 case 0362:
1035 case 0363:
1036 length++;
1037 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001038
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001039 case 0364:
1040 case 0365:
1041 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001042
Keith Kanios48af1772007-08-17 07:37:52 +00001043 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001044 case 0367:
1045 length++;
1046 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001047
H. Peter Anvine2c80182005-01-15 22:15:51 +00001048 case 0370:
1049 case 0371:
1050 case 0372:
1051 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001052
H. Peter Anvine2c80182005-01-15 22:15:51 +00001053 case 0373:
1054 length++;
1055 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001056
1057 case4(0100):
1058 case4(0110):
1059 case4(0120):
1060 case4(0130):
1061 case4(0200):
1062 case4(0204):
1063 case4(0210):
1064 case4(0214):
1065 case4(0220):
1066 case4(0224):
1067 case4(0230):
1068 case4(0234):
1069 {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001070 ea ea_data;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001071 int rfield;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001072 int32_t rflags;
H. Peter Anvinae64c9d2008-10-25 00:41:00 -07001073 struct operand *opy = &ins->oprs[op2];
1074
Keith Kaniosb7a89542007-04-12 02:40:54 +00001075 ea_data.rex = 0; /* Ensure ea.REX is initially 0 */
H. Peter Anvin70653092007-10-19 14:42:29 -07001076
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001077 if (c <= 0177) {
H. Peter Anvinae64c9d2008-10-25 00:41:00 -07001078 /* pick rfield from operand b (opx) */
1079 rflags = regflag(opx);
1080 rfield = nasm_regvals[opx->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001081 } else {
1082 rflags = 0;
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001083 rfield = c & 7;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001084 }
H. Peter Anvinae64c9d2008-10-25 00:41:00 -07001085 if (!process_ea(opy, &ea_data, bits,
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001086 ins->addr_size, rfield, rflags)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001087 errfunc(ERR_NONFATAL, "invalid effective address");
1088 return -1;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001089 } else {
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001090 ins->rex |= ea_data.rex;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001091 length += ea_data.size;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001092 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001093 }
H. Peter Anvin507ae032008-10-09 15:37:10 -07001094 break;
1095
1096 default:
1097 errfunc(ERR_PANIC, "internal instruction table corrupt"
1098 ": instruction code 0x%02X given", c);
1099 break;
1100 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001101 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001102
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001103 ins->rex &= rex_mask;
H. Peter Anvin70653092007-10-19 14:42:29 -07001104
H. Peter Anvind85d2502008-05-04 17:53:31 -07001105 if (ins->rex & REX_V) {
1106 int bad32 = REX_R|REX_W|REX_X|REX_B;
1107
1108 if (ins->rex & REX_H) {
1109 errfunc(ERR_NONFATAL, "cannot use high register in vex instruction");
1110 return -1;
1111 }
1112 switch (ins->vex_wlp & 030) {
1113 case 000:
H. Peter Anvinbd420c72008-05-22 11:24:35 -07001114 case 020:
H. Peter Anvind85d2502008-05-04 17:53:31 -07001115 ins->rex &= ~REX_W;
1116 break;
1117 case 010:
1118 ins->rex |= REX_W;
1119 bad32 &= ~REX_W;
1120 break;
H. Peter Anvinbd420c72008-05-22 11:24:35 -07001121 case 030:
H. Peter Anvind85d2502008-05-04 17:53:31 -07001122 /* Follow REX_W */
1123 break;
1124 }
1125
1126 if (bits != 64 && ((ins->rex & bad32) || ins->drexdst > 7)) {
1127 errfunc(ERR_NONFATAL, "invalid operands in non-64-bit mode");
1128 return -1;
1129 }
1130 if (ins->vex_m != 1 || (ins->rex & (REX_W|REX_R|REX_B)))
1131 length += 3;
1132 else
1133 length += 2;
1134 } else if (ins->rex & REX_D) {
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001135 if (ins->rex & REX_H) {
1136 errfunc(ERR_NONFATAL, "cannot use high register in drex instruction");
1137 return -1;
1138 }
H. Peter Anvind85d2502008-05-04 17:53:31 -07001139 if (bits != 64 && ((ins->rex & (REX_R|REX_W|REX_X|REX_B)) ||
H. Peter Anvincf5180a2007-09-17 17:25:27 -07001140 ins->drexdst > 7)) {
1141 errfunc(ERR_NONFATAL, "invalid operands in non-64-bit mode");
1142 return -1;
1143 }
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001144 length++;
1145 } else if (ins->rex & REX_REAL) {
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001146 if (ins->rex & REX_H) {
1147 errfunc(ERR_NONFATAL, "cannot use high register in rex instruction");
1148 return -1;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001149 } else if (bits == 64) {
1150 length++;
1151 } else if ((ins->rex & REX_L) &&
1152 !(ins->rex & (REX_P|REX_W|REX_X|REX_B)) &&
1153 cpu >= IF_X86_64) {
1154 /* LOCK-as-REX.R */
1155 assert_no_prefix(ins, PPS_LREP);
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001156 length++;
H. Peter Anvin8d7316a2007-04-18 02:27:18 +00001157 } else {
H. Peter Anvincf5180a2007-09-17 17:25:27 -07001158 errfunc(ERR_NONFATAL, "invalid operands in non-64-bit mode");
1159 return -1;
H. Peter Anvin8d7316a2007-04-18 02:27:18 +00001160 }
Keith Kaniosb7a89542007-04-12 02:40:54 +00001161 }
1162
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001163 return length;
1164}
Keith Kaniosb7a89542007-04-12 02:40:54 +00001165
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001166#define EMIT_REX() \
H. Peter Anvind85d2502008-05-04 17:53:31 -07001167 if (!(ins->rex & (REX_D|REX_V)) && (ins->rex & REX_REAL) && (bits == 64)) { \
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001168 ins->rex = (ins->rex & REX_REAL)|REX_P; \
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001169 out(offset, segment, &ins->rex, OUT_RAWDATA, 1, NO_SEG, NO_SEG); \
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001170 ins->rex = 0; \
1171 offset += 1; \
1172 }
1173
Charles Crayne1f8bc4c2007-11-06 18:27:23 -08001174static void gencode(int32_t segment, int64_t offset, int bits,
H. Peter Anvin833caea2008-10-04 19:02:30 -07001175 insn * ins, const struct itemplate *temp,
1176 int64_t insn_end)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001177{
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001178 static char condval[] = { /* conditional opcodes */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001179 0x7, 0x3, 0x2, 0x6, 0x2, 0x4, 0xF, 0xD, 0xC, 0xE, 0x6, 0x2,
1180 0x3, 0x7, 0x3, 0x5, 0xE, 0xC, 0xD, 0xF, 0x1, 0xB, 0x9, 0x5,
1181 0x0, 0xA, 0xA, 0xB, 0x8, 0x4
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001182 };
Keith Kaniosb7a89542007-04-12 02:40:54 +00001183 uint8_t c;
1184 uint8_t bytes[4];
Charles Crayne1f8bc4c2007-11-06 18:27:23 -08001185 int64_t size;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001186 int64_t data;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001187 int op1, op2;
H. Peter Anvin839eca22007-10-29 23:12:47 -07001188 struct operand *opx;
H. Peter Anvin833caea2008-10-04 19:02:30 -07001189 const uint8_t *codes = temp->code;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001190 uint8_t opex = 0;
H. Peter Anvin70653092007-10-19 14:42:29 -07001191
H. Peter Anvin839eca22007-10-29 23:12:47 -07001192 while (*codes) {
1193 c = *codes++;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001194 op1 = (c & 3) + ((opex & 1) << 2);
1195 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
1196 opx = &ins->oprs[op1];
1197 opex = 0; /* For the next iteration */
1198
H. Peter Anvin839eca22007-10-29 23:12:47 -07001199 switch (c) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001200 case 01:
1201 case 02:
1202 case 03:
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001203 case 04:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001204 EMIT_REX();
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001205 out(offset, segment, codes, OUT_RAWDATA, c, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001206 codes += c;
1207 offset += c;
1208 break;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001209
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001210 case 05:
1211 case 06:
1212 case 07:
1213 opex = c;
1214 break;
1215
H. Peter Anvin507ae032008-10-09 15:37:10 -07001216 case4(010):
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001217 EMIT_REX();
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001218 bytes[0] = *codes++ + (regval(opx) & 7);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001219 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001220 offset += 1;
1221 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001222
H. Peter Anvin507ae032008-10-09 15:37:10 -07001223 case4(014):
H. Peter Anvin6c80ab62008-10-04 18:50:47 -07001224 /* The test for BITS8 and SBYTE here is intended to avoid
1225 warning on optimizer actions due to SBYTE, while still
1226 warn on explicit BYTE directives. Also warn, obviously,
1227 if the optimizer isn't enabled. */
1228 if (((opx->type & BITS8) ||
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001229 !(opx->type & temp->opd[op1] & BYTENESS)) &&
H. Peter Anvin6c80ab62008-10-04 18:50:47 -07001230 (opx->offset < -128 || opx->offset > 127)) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001231 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
H. Peter Anvin72c64372008-01-08 22:13:48 -08001232 "signed byte value exceeds bounds");
H. Peter Anvin6c80ab62008-10-04 18:50:47 -07001233 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001234 if (opx->segment != NO_SEG) {
1235 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001236 out(offset, segment, &data, OUT_ADDRESS, 1,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001237 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001238 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001239 bytes[0] = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001240 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
H. Peter Anvine2c80182005-01-15 22:15:51 +00001241 NO_SEG);
1242 }
1243 offset += 1;
1244 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001245
H. Peter Anvin507ae032008-10-09 15:37:10 -07001246 case4(020):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001247 if (opx->offset < -256 || opx->offset > 255) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001248 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
H. Peter Anvin72c64372008-01-08 22:13:48 -08001249 "byte value exceeds bounds");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001250 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001251 if (opx->segment != NO_SEG) {
1252 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001253 out(offset, segment, &data, OUT_ADDRESS, 1,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001254 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001255 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001256 bytes[0] = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001257 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
H. Peter Anvine2c80182005-01-15 22:15:51 +00001258 NO_SEG);
1259 }
1260 offset += 1;
1261 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001262
H. Peter Anvin507ae032008-10-09 15:37:10 -07001263 case4(024):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001264 if (opx->offset < 0 || opx->offset > 255)
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001265 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
H. Peter Anvin72c64372008-01-08 22:13:48 -08001266 "unsigned byte value exceeds bounds");
H. Peter Anvin839eca22007-10-29 23:12:47 -07001267 if (opx->segment != NO_SEG) {
1268 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001269 out(offset, segment, &data, OUT_ADDRESS, 1,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001270 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001271 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001272 bytes[0] = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001273 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
H. Peter Anvine2c80182005-01-15 22:15:51 +00001274 NO_SEG);
1275 }
1276 offset += 1;
1277 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001278
H. Peter Anvin507ae032008-10-09 15:37:10 -07001279 case4(030):
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001280 warn_overflow(2, opx);
H. Peter Anvin839eca22007-10-29 23:12:47 -07001281 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001282 out(offset, segment, &data, OUT_ADDRESS, 2,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001283 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001284 offset += 2;
1285 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001286
H. Peter Anvin507ae032008-10-09 15:37:10 -07001287 case4(034):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001288 if (opx->type & (BITS16 | BITS32))
1289 size = (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001290 else
1291 size = (bits == 16) ? 2 : 4;
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001292 warn_overflow(size, opx);
H. Peter Anvin839eca22007-10-29 23:12:47 -07001293 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001294 out(offset, segment, &data, OUT_ADDRESS, size,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001295 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001296 offset += size;
1297 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001298
H. Peter Anvin507ae032008-10-09 15:37:10 -07001299 case4(040):
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001300 warn_overflow(4, opx);
H. Peter Anvin839eca22007-10-29 23:12:47 -07001301 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001302 out(offset, segment, &data, OUT_ADDRESS, 4,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001303 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001304 offset += 4;
1305 break;
H. Peter Anvin3ba46772002-05-27 23:19:35 +00001306
H. Peter Anvin507ae032008-10-09 15:37:10 -07001307 case4(044):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001308 data = opx->offset;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001309 size = ins->addr_size >> 3;
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001310 warn_overflow(size, opx);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001311 out(offset, segment, &data, OUT_ADDRESS, size,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001312 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001313 offset += size;
1314 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001315
H. Peter Anvin507ae032008-10-09 15:37:10 -07001316 case4(050):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001317 if (opx->segment != segment)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001318 errfunc(ERR_NONFATAL,
1319 "short relative jump outside segment");
H. Peter Anvin839eca22007-10-29 23:12:47 -07001320 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001321 if (data > 127 || data < -128)
1322 errfunc(ERR_NONFATAL, "short jump is out of range");
1323 bytes[0] = data;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001324 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001325 offset += 1;
1326 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001327
H. Peter Anvin507ae032008-10-09 15:37:10 -07001328 case4(054):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001329 data = (int64_t)opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001330 out(offset, segment, &data, OUT_ADDRESS, 8,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001331 opx->segment, opx->wrt);
Keith Kaniosb7a89542007-04-12 02:40:54 +00001332 offset += 8;
1333 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001334
H. Peter Anvin507ae032008-10-09 15:37:10 -07001335 case4(060):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001336 if (opx->segment != segment) {
1337 data = opx->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001338 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001339 OUT_REL2ADR, insn_end - offset,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001340 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001341 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001342 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001343 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001344 OUT_ADDRESS, 2, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001345 }
1346 offset += 2;
1347 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001348
H. Peter Anvin507ae032008-10-09 15:37:10 -07001349 case4(064):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001350 if (opx->type & (BITS16 | BITS32 | BITS64))
1351 size = (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001352 else
1353 size = (bits == 16) ? 2 : 4;
H. Peter Anvin839eca22007-10-29 23:12:47 -07001354 if (opx->segment != segment) {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001355 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001356 out(offset, segment, &data,
1357 size == 2 ? OUT_REL2ADR : OUT_REL4ADR,
1358 insn_end - offset, opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001359 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001360 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001361 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001362 OUT_ADDRESS, size, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001363 }
1364 offset += size;
1365 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001366
H. Peter Anvin507ae032008-10-09 15:37:10 -07001367 case4(070):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001368 if (opx->segment != segment) {
1369 data = opx->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001370 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001371 OUT_REL4ADR, insn_end - offset,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001372 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001373 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001374 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001375 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001376 OUT_ADDRESS, 4, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001377 }
1378 offset += 4;
1379 break;
H. Peter Anvinaf535c12002-04-30 20:59:21 +00001380
H. Peter Anvin507ae032008-10-09 15:37:10 -07001381 case4(074):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001382 if (opx->segment == NO_SEG)
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001383 errfunc(ERR_NONFATAL, "value referenced by FAR is not"
1384 " relocatable");
H. Peter Anvindfb91802008-05-20 11:43:53 -07001385 data = 0;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001386 out(offset, segment, &data, OUT_ADDRESS, 2,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001387 outfmt->segbase(1 + opx->segment),
1388 opx->wrt);
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001389 offset += 2;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001390 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001391
H. Peter Anvin507ae032008-10-09 15:37:10 -07001392 case4(0140):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001393 data = opx->offset;
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001394 warn_overflow(2, opx);
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07001395 if (is_sbyte16(opx)) {
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001396 bytes[0] = data;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001397 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001398 NO_SEG);
1399 offset++;
1400 } else {
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001401 out(offset, segment, &data, OUT_ADDRESS, 2,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001402 opx->segment, opx->wrt);
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001403 offset += 2;
1404 }
1405 break;
1406
H. Peter Anvin507ae032008-10-09 15:37:10 -07001407 case4(0144):
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001408 EMIT_REX();
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001409 bytes[0] = *codes++;
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07001410 if (is_sbyte16(opx))
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001411 bytes[0] |= 2; /* s-bit */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001412 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001413 offset++;
1414 break;
1415
H. Peter Anvin507ae032008-10-09 15:37:10 -07001416 case4(0150):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001417 data = opx->offset;
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001418 warn_overflow(4, opx);
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07001419 if (is_sbyte32(opx)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001420 bytes[0] = data;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001421 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
H. Peter Anvine2c80182005-01-15 22:15:51 +00001422 NO_SEG);
1423 offset++;
1424 } else {
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001425 out(offset, segment, &data, OUT_ADDRESS, 4,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001426 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001427 offset += 4;
1428 }
1429 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001430
H. Peter Anvin507ae032008-10-09 15:37:10 -07001431 case4(0154):
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001432 EMIT_REX();
H. Peter Anvine2c80182005-01-15 22:15:51 +00001433 bytes[0] = *codes++;
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07001434 if (is_sbyte32(opx))
H. Peter Anvine2c80182005-01-15 22:15:51 +00001435 bytes[0] |= 2; /* s-bit */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001436 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001437 offset++;
1438 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001439
H. Peter Anvin507ae032008-10-09 15:37:10 -07001440 case4(0160):
1441 case4(0164):
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001442 break;
1443
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001444 case 0171:
1445 bytes[0] =
1446 (ins->drexdst << 4) |
1447 (ins->rex & REX_OC ? 0x08 : 0) |
1448 (ins->rex & (REX_R|REX_X|REX_B));
1449 ins->rex = 0;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001450 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001451 offset++;
1452 break;
1453
H. Peter Anvind85d2502008-05-04 17:53:31 -07001454 case 0172:
1455 c = *codes++;
1456 opx = &ins->oprs[c >> 3];
H. Peter Anvina4835d42008-05-20 14:21:29 -07001457 bytes[0] = nasm_regvals[opx->basereg] << 4;
H. Peter Anvind85d2502008-05-04 17:53:31 -07001458 opx = &ins->oprs[c & 7];
1459 if (opx->segment != NO_SEG || opx->wrt != NO_SEG) {
1460 errfunc(ERR_NONFATAL,
1461 "non-absolute expression not permitted as argument %d",
1462 c & 7);
1463 } else {
1464 if (opx->offset & ~15) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001465 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
H. Peter Anvind85d2502008-05-04 17:53:31 -07001466 "four-bit argument exceeds bounds");
1467 }
1468 bytes[0] |= opx->offset & 15;
1469 }
1470 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1471 offset++;
1472 break;
1473
H. Peter Anvind58656f2008-05-06 20:11:14 -07001474 case 0173:
1475 c = *codes++;
1476 opx = &ins->oprs[c >> 4];
H. Peter Anvina4835d42008-05-20 14:21:29 -07001477 bytes[0] = nasm_regvals[opx->basereg] << 4;
H. Peter Anvind58656f2008-05-06 20:11:14 -07001478 bytes[0] |= c & 15;
1479 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1480 offset++;
1481 break;
1482
H. Peter Anvin52dc3532008-05-20 19:29:04 -07001483 case 0174:
1484 c = *codes++;
1485 opx = &ins->oprs[c];
1486 bytes[0] = nasm_regvals[opx->basereg] << 4;
1487 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1488 offset++;
1489 break;
1490
H. Peter Anvin507ae032008-10-09 15:37:10 -07001491 case4(0250):
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07001492 data = opx->offset;
H. Peter Anvinad6b8592008-10-07 09:56:38 -07001493 if (opx->wrt == NO_SEG && opx->segment == NO_SEG &&
1494 (int32_t)data != (int64_t)data) {
1495 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
1496 "signed dword immediate exceeds bounds");
1497 }
1498 if (is_sbyte32(opx)) {
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07001499 bytes[0] = data;
1500 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
1501 NO_SEG);
1502 offset++;
1503 } else {
1504 out(offset, segment, &data, OUT_ADDRESS, 4,
1505 opx->segment, opx->wrt);
1506 offset += 4;
1507 }
1508 break;
1509
H. Peter Anvin507ae032008-10-09 15:37:10 -07001510 case4(0254):
H. Peter Anvin588df782008-10-07 10:05:10 -07001511 data = opx->offset;
1512 if (opx->wrt == NO_SEG && opx->segment == NO_SEG &&
1513 (int32_t)data != (int64_t)data) {
1514 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
1515 "signed dword immediate exceeds bounds");
1516 }
1517 out(offset, segment, &data, OUT_ADDRESS, 4,
1518 opx->segment, opx->wrt);
1519 offset += 4;
1520 break;
1521
H. Peter Anvin507ae032008-10-09 15:37:10 -07001522 case4(0260):
H. Peter Anvind85d2502008-05-04 17:53:31 -07001523 case 0270:
1524 codes += 2;
1525 if (ins->vex_m != 1 || (ins->rex & (REX_W|REX_X|REX_B))) {
1526 bytes[0] = 0xc4;
H. Peter Anvin4d2c38c2008-05-04 23:15:13 -07001527 bytes[1] = ins->vex_m | ((~ins->rex & 7) << 5);
H. Peter Anvind85d2502008-05-04 17:53:31 -07001528 bytes[2] = ((ins->rex & REX_W) << (7-3)) |
H. Peter Anvin4d2c38c2008-05-04 23:15:13 -07001529 ((~ins->drexdst & 15)<< 3) | (ins->vex_wlp & 07);
H. Peter Anvind85d2502008-05-04 17:53:31 -07001530 out(offset, segment, &bytes, OUT_RAWDATA, 3, NO_SEG, NO_SEG);
1531 offset += 3;
1532 } else {
1533 bytes[0] = 0xc5;
H. Peter Anvin4d2c38c2008-05-04 23:15:13 -07001534 bytes[1] = ((~ins->rex & REX_R) << (7-2)) |
1535 ((~ins->drexdst & 15) << 3) | (ins->vex_wlp & 07);
H. Peter Anvind85d2502008-05-04 17:53:31 -07001536 out(offset, segment, &bytes, OUT_RAWDATA, 2, NO_SEG, NO_SEG);
1537 offset += 2;
1538 }
1539 break;
1540
H. Peter Anvin507ae032008-10-09 15:37:10 -07001541 case4(0274):
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001542 {
1543 uint64_t uv, um;
1544 int s;
1545
1546 if (ins->rex & REX_W)
1547 s = 64;
1548 else if (ins->prefixes[PPS_OSIZE] == P_O16)
1549 s = 16;
1550 else if (ins->prefixes[PPS_OSIZE] == P_O32)
1551 s = 32;
1552 else
1553 s = bits;
1554
1555 um = (uint64_t)2 << (s-1);
1556 uv = opx->offset;
1557
1558 if (uv > 127 && uv < (uint64_t)-128 &&
1559 (uv < um-128 || uv > um-1)) {
1560 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
1561 "signed byte value exceeds bounds");
1562 }
1563 if (opx->segment != NO_SEG) {
H. Peter Anvin779ed8b2008-10-16 13:01:43 -07001564 data = uv;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001565 out(offset, segment, &data, OUT_ADDRESS, 1,
1566 opx->segment, opx->wrt);
1567 } else {
H. Peter Anvin779ed8b2008-10-16 13:01:43 -07001568 bytes[0] = uv;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001569 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
1570 NO_SEG);
1571 }
1572 offset += 1;
1573 break;
1574 }
1575
H. Peter Anvin507ae032008-10-09 15:37:10 -07001576 case4(0300):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001577 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001578
H. Peter Anvine2c80182005-01-15 22:15:51 +00001579 case 0310:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001580 if (bits == 32 && !has_prefix(ins, PPS_ASIZE, P_A16)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001581 *bytes = 0x67;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001582 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001583 offset += 1;
1584 } else
1585 offset += 0;
1586 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001587
H. Peter Anvine2c80182005-01-15 22:15:51 +00001588 case 0311:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001589 if (bits != 32 && !has_prefix(ins, PPS_ASIZE, P_A32)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001590 *bytes = 0x67;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001591 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001592 offset += 1;
1593 } else
1594 offset += 0;
1595 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001596
H. Peter Anvine2c80182005-01-15 22:15:51 +00001597 case 0312:
1598 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001599
Keith Kaniosb7a89542007-04-12 02:40:54 +00001600 case 0313:
1601 ins->rex = 0;
1602 break;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07001603
H. Peter Anvin507ae032008-10-09 15:37:10 -07001604 case4(0314):
H. Peter Anvin23440102007-11-12 21:02:33 -08001605 break;
1606
H. Peter Anvine2c80182005-01-15 22:15:51 +00001607 case 0320:
Keith Kaniosb7a89542007-04-12 02:40:54 +00001608 if (bits != 16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001609 *bytes = 0x66;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001610 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001611 offset += 1;
1612 } else
1613 offset += 0;
1614 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001615
H. Peter Anvine2c80182005-01-15 22:15:51 +00001616 case 0321:
1617 if (bits == 16) {
1618 *bytes = 0x66;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001619 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001620 offset += 1;
1621 } else
1622 offset += 0;
1623 break;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001624
H. Peter Anvine2c80182005-01-15 22:15:51 +00001625 case 0322:
H. Peter Anvin70653092007-10-19 14:42:29 -07001626 case 0323:
1627 break;
1628
Keith Kaniosb7a89542007-04-12 02:40:54 +00001629 case 0324:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001630 ins->rex |= REX_W;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001631 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001632
H. Peter Anvine2c80182005-01-15 22:15:51 +00001633 case 0330:
1634 *bytes = *codes++ ^ condval[ins->condition];
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001635 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001636 offset += 1;
1637 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001638
H. Peter Anvine2c80182005-01-15 22:15:51 +00001639 case 0331:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001640 break;
H. Peter Anvinaf535c12002-04-30 20:59:21 +00001641
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001642 case 0332:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001643 case 0333:
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001644 *bytes = c - 0332 + 0xF2;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001645 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001646 offset += 1;
1647 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001648
Keith Kanios48af1772007-08-17 07:37:52 +00001649 case 0334:
1650 if (ins->rex & REX_R) {
1651 *bytes = 0xF0;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001652 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
Keith Kanios48af1772007-08-17 07:37:52 +00001653 offset += 1;
1654 }
1655 ins->rex &= ~(REX_L|REX_R);
1656 break;
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001657
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001658 case 0335:
1659 break;
1660
H. Peter Anvin962e3052008-08-28 17:47:16 -07001661 case 0336:
1662 case 0337:
1663 break;
1664
H. Peter Anvine2c80182005-01-15 22:15:51 +00001665 case 0340:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001666 if (ins->oprs[0].segment != NO_SEG)
1667 errfunc(ERR_PANIC, "non-constant BSS size in pass two");
1668 else {
H. Peter Anvin428fd672007-11-15 10:25:52 -08001669 int64_t size = ins->oprs[0].offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001670 if (size > 0)
1671 out(offset, segment, NULL,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001672 OUT_RESERVE, size, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001673 offset += size;
1674 }
1675 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001676
H. Peter Anvinff6e12d2008-10-08 21:17:32 -07001677 case 0344:
1678 case 0345:
1679 bytes[0] = c & 1;
1680 switch (ins->oprs[0].basereg) {
1681 case R_CS:
1682 bytes[0] += 0x0E;
1683 break;
1684 case R_DS:
1685 bytes[0] += 0x1E;
1686 break;
1687 case R_ES:
1688 bytes[0] += 0x06;
1689 break;
1690 case R_SS:
1691 bytes[0] += 0x16;
1692 break;
1693 default:
1694 errfunc(ERR_PANIC,
1695 "bizarre 8086 segment register received");
1696 }
1697 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1698 offset++;
1699 break;
1700
1701 case 0346:
1702 case 0347:
1703 bytes[0] = c & 1;
1704 switch (ins->oprs[0].basereg) {
1705 case R_FS:
1706 bytes[0] += 0xA0;
1707 break;
1708 case R_GS:
1709 bytes[0] += 0xA8;
1710 break;
1711 default:
1712 errfunc(ERR_PANIC,
1713 "bizarre 386 segment register received");
1714 }
1715 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1716 offset++;
1717 break;
1718
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001719 case 0360:
1720 break;
1721
1722 case 0361:
1723 bytes[0] = 0x66;
1724 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1725 offset += 1;
1726 break;
1727
1728 case 0362:
1729 case 0363:
1730 bytes[0] = c - 0362 + 0xf2;
1731 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1732 offset += 1;
1733 break;
1734
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001735 case 0364:
1736 case 0365:
1737 break;
1738
Keith Kanios48af1772007-08-17 07:37:52 +00001739 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001740 case 0367:
1741 *bytes = c - 0366 + 0x66;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001742 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
Keith Kanios48af1772007-08-17 07:37:52 +00001743 offset += 1;
1744 break;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001745
H. Peter Anvine2c80182005-01-15 22:15:51 +00001746 case 0370:
1747 case 0371:
1748 case 0372:
1749 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001750
H. Peter Anvine2c80182005-01-15 22:15:51 +00001751 case 0373:
1752 *bytes = bits == 16 ? 3 : 5;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001753 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001754 offset += 1;
1755 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001756
H. Peter Anvin507ae032008-10-09 15:37:10 -07001757 case4(0100):
1758 case4(0110):
1759 case4(0120):
1760 case4(0130):
1761 case4(0200):
1762 case4(0204):
1763 case4(0210):
1764 case4(0214):
1765 case4(0220):
1766 case4(0224):
1767 case4(0230):
1768 case4(0234):
1769 {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001770 ea ea_data;
1771 int rfield;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001772 int32_t rflags;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001773 uint8_t *p;
1774 int32_t s;
H. Peter Anvin9f817132008-10-06 19:11:07 -07001775 enum out_type type;
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001776 struct operand *opy = &ins->oprs[op2];
H. Peter Anvin70653092007-10-19 14:42:29 -07001777
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001778 if (c <= 0177) {
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001779 /* pick rfield from operand b (opx) */
1780 rflags = regflag(opx);
1781 rfield = nasm_regvals[opx->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001782 } else {
1783 /* rfield is constant */
1784 rflags = 0;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001785 rfield = c & 7;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001786 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001787
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001788 if (!process_ea(opy, &ea_data, bits, ins->addr_size,
1789 rfield, rflags)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001790 errfunc(ERR_NONFATAL, "invalid effective address");
1791 }
H. Peter Anvin70653092007-10-19 14:42:29 -07001792
Charles Crayne7e975552007-11-03 22:06:13 -07001793
H. Peter Anvine2c80182005-01-15 22:15:51 +00001794 p = bytes;
1795 *p++ = ea_data.modrm;
1796 if (ea_data.sib_present)
1797 *p++ = ea_data.sib;
1798
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001799 /* DREX suffixes come between the SIB and the displacement */
1800 if (ins->rex & REX_D) {
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001801 *p++ = (ins->drexdst << 4) |
1802 (ins->rex & REX_OC ? 0x08 : 0) |
1803 (ins->rex & (REX_R|REX_X|REX_B));
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001804 ins->rex = 0;
1805 }
1806
H. Peter Anvine2c80182005-01-15 22:15:51 +00001807 s = p - bytes;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001808 out(offset, segment, bytes, OUT_RAWDATA, s, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001809
Victor van den Elzencf9332c2008-10-01 12:18:28 +02001810 /*
1811 * Make sure the address gets the right offset in case
1812 * the line breaks in the .lst file (BR 1197827)
1813 */
1814 offset += s;
1815 s = 0;
1816
H. Peter Anvine2c80182005-01-15 22:15:51 +00001817 switch (ea_data.bytes) {
1818 case 0:
1819 break;
1820 case 1:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001821 case 2:
1822 case 4:
Victor van den Elzen352fe062008-12-10 13:04:58 +01001823 case 8:
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001824 data = opy->offset;
1825 warn_overflow(ea_data.bytes, opy);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001826 s += ea_data.bytes;
H. Peter Anvin9f817132008-10-06 19:11:07 -07001827 if (ea_data.rip) {
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001828 if (opy->segment == segment) {
H. Peter Anvine286c7e2008-10-22 11:15:00 -07001829 data -= insn_end;
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001830 out(offset, segment, &data, OUT_ADDRESS,
1831 ea_data.bytes, NO_SEG, NO_SEG);
H. Peter Anvine286c7e2008-10-22 11:15:00 -07001832 } else {
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001833 out(offset, segment, &data, OUT_REL4ADR,
1834 insn_end - offset, opy->segment, opy->wrt);
H. Peter Anvine286c7e2008-10-22 11:15:00 -07001835 }
H. Peter Anvin9f817132008-10-06 19:11:07 -07001836 } else {
1837 type = OUT_ADDRESS;
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001838 out(offset, segment, &data, OUT_ADDRESS,
1839 ea_data.bytes, opy->segment, opy->wrt);
H. Peter Anvin9f817132008-10-06 19:11:07 -07001840 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001841 break;
Victor van den Elzen352fe062008-12-10 13:04:58 +01001842 default:
1843 /* Impossible! */
1844 errfunc(ERR_PANIC,
1845 "Invalid amount of bytes (%d) for offset?!",
1846 ea_data.bytes);
1847 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001848 }
1849 offset += s;
H. Peter Anvin839eca22007-10-29 23:12:47 -07001850 }
H. Peter Anvin507ae032008-10-09 15:37:10 -07001851 break;
1852
1853 default:
1854 errfunc(ERR_PANIC, "internal instruction table corrupt"
1855 ": instruction code 0x%02X given", c);
1856 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001857 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001858 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001859}
1860
H. Peter Anvin0ec60e62007-07-07 01:59:52 +00001861static int32_t regflag(const operand * o)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001862{
1863 if (o->basereg < EXPR_REG_START || o->basereg >= REG_ENUM_LIMIT) {
1864 errfunc(ERR_PANIC, "invalid operand passed to regflag()");
1865 }
H. Peter Anvina4835d42008-05-20 14:21:29 -07001866 return nasm_reg_flags[o->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001867}
1868
H. Peter Anvin5b0e3ec2007-07-07 02:01:08 +00001869static int32_t regval(const operand * o)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001870{
H. Peter Anvine2c80182005-01-15 22:15:51 +00001871 if (o->basereg < EXPR_REG_START || o->basereg >= REG_ENUM_LIMIT) {
1872 errfunc(ERR_PANIC, "invalid operand passed to regval()");
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001873 }
H. Peter Anvina4835d42008-05-20 14:21:29 -07001874 return nasm_regvals[o->basereg];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001875}
1876
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001877static int op_rexflags(const operand * o, int mask)
1878{
1879 int32_t flags;
1880 int val;
1881
1882 if (o->basereg < EXPR_REG_START || o->basereg >= REG_ENUM_LIMIT) {
1883 errfunc(ERR_PANIC, "invalid operand passed to op_rexflags()");
1884 }
1885
H. Peter Anvina4835d42008-05-20 14:21:29 -07001886 flags = nasm_reg_flags[o->basereg];
1887 val = nasm_regvals[o->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001888
1889 return rexflags(val, flags, mask);
1890}
1891
1892static int rexflags(int val, int32_t flags, int mask)
1893{
1894 int rex = 0;
1895
1896 if (val >= 8)
1897 rex |= REX_B|REX_X|REX_R;
1898 if (flags & BITS64)
1899 rex |= REX_W;
1900 if (!(REG_HIGH & ~flags)) /* AH, CH, DH, BH */
1901 rex |= REX_H;
1902 else if (!(REG8 & ~flags) && val >= 4) /* SPL, BPL, SIL, DIL */
1903 rex |= REX_P;
1904
1905 return rex & mask;
1906}
1907
H. Peter Anvin3360d792007-09-11 04:16:57 +00001908static int matches(const struct itemplate *itemp, insn * instruction, int bits)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001909{
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001910 int i, size[MAX_OPERANDS], asize, oprs, ret;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001911
1912 ret = 100;
1913
1914 /*
1915 * Check the opcode
1916 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001917 if (itemp->opcode != instruction->opcode)
1918 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001919
1920 /*
1921 * Count the operands
1922 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001923 if (itemp->operands != instruction->operands)
1924 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001925
1926 /*
1927 * Check that no spurious colons or TOs are present
1928 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001929 for (i = 0; i < itemp->operands; i++)
1930 if (instruction->oprs[i].type & ~itemp->opd[i] & (COLON | TO))
1931 return 0;
H. Peter Anvin70653092007-10-19 14:42:29 -07001932
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001933 /*
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07001934 * Process size flags
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001935 */
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001936 if (itemp->flags & IF_ARMASK) {
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001937 memset(size, 0, sizeof size);
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001938
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07001939 i = ((itemp->flags & IF_ARMASK) >> IF_ARSHFT) - 1;
1940
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001941 switch (itemp->flags & IF_SMASK) {
1942 case IF_SB:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001943 size[i] = BITS8;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001944 break;
1945 case IF_SW:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001946 size[i] = BITS16;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001947 break;
1948 case IF_SD:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001949 size[i] = BITS32;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001950 break;
1951 case IF_SQ:
Keith Kaniosb7a89542007-04-12 02:40:54 +00001952 size[i] = BITS64;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001953 break;
H. Peter Anvin41c9f6f2007-09-18 13:01:32 -07001954 case IF_SO:
1955 size[i] = BITS128;
1956 break;
H. Peter Anvindfb91802008-05-20 11:43:53 -07001957 case IF_SY:
1958 size[i] = BITS256;
1959 break;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07001960 case IF_SZ:
1961 switch (bits) {
1962 case 16:
1963 size[i] = BITS16;
1964 break;
1965 case 32:
1966 size[i] = BITS32;
1967 break;
1968 case 64:
1969 size[i] = BITS64;
1970 break;
1971 }
1972 break;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001973 default:
1974 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001975 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001976 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001977 asize = 0;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001978 switch (itemp->flags & IF_SMASK) {
1979 case IF_SB:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001980 asize = BITS8;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001981 break;
1982 case IF_SW:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001983 asize = BITS16;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001984 break;
1985 case IF_SD:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001986 asize = BITS32;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001987 break;
1988 case IF_SQ:
Keith Kaniosb7a89542007-04-12 02:40:54 +00001989 asize = BITS64;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001990 break;
H. Peter Anvin41c9f6f2007-09-18 13:01:32 -07001991 case IF_SO:
1992 asize = BITS128;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07001993 break;
H. Peter Anvindfb91802008-05-20 11:43:53 -07001994 case IF_SY:
1995 asize = BITS256;
1996 break;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07001997 case IF_SZ:
1998 switch (bits) {
1999 case 16:
2000 asize = BITS16;
2001 break;
2002 case 32:
2003 asize = BITS32;
2004 break;
2005 case 64:
2006 asize = BITS64;
2007 break;
2008 }
H. Peter Anvin41c9f6f2007-09-18 13:01:32 -07002009 break;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07002010 default:
2011 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002012 }
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07002013 for (i = 0; i < MAX_OPERANDS; i++)
2014 size[i] = asize;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002015 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002016
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002017 /*
2018 * Check that the operand flags all match up
2019 */
2020 for (i = 0; i < itemp->operands; i++) {
2021 int32_t type = instruction->oprs[i].type;
2022 if (!(type & SIZE_MASK))
2023 type |= size[i];
H. Peter Anvind85d2502008-05-04 17:53:31 -07002024
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002025 if (itemp->opd[i] & SAME_AS) {
2026 int j = itemp->opd[i] & ~SAME_AS;
2027 if (type != instruction->oprs[j].type ||
2028 instruction->oprs[i].basereg != instruction->oprs[j].basereg)
2029 return 0;
2030 } else if (itemp->opd[i] & ~type ||
2031 ((itemp->opd[i] & SIZE_MASK) &&
2032 ((itemp->opd[i] ^ type) & SIZE_MASK))) {
2033 if ((itemp->opd[i] & ~type & ~SIZE_MASK) ||
2034 (type & SIZE_MASK))
2035 return 0;
2036 else
2037 return 1;
2038 }
2039 }
2040
2041 /*
2042 * Check operand sizes
2043 */
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002044 if (itemp->flags & (IF_SM | IF_SM2)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002045 oprs = (itemp->flags & IF_SM2 ? 2 : itemp->operands);
2046 asize = 0;
2047 for (i = 0; i < oprs; i++) {
2048 if ((asize = itemp->opd[i] & SIZE_MASK) != 0) {
2049 int j;
2050 for (j = 0; j < oprs; j++)
2051 size[j] = asize;
2052 break;
2053 }
2054 }
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002055 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002056 oprs = itemp->operands;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002057 }
2058
Keith Kaniosb7a89542007-04-12 02:40:54 +00002059 for (i = 0; i < itemp->operands; i++) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002060 if (!(itemp->opd[i] & SIZE_MASK) &&
2061 (instruction->oprs[i].type & SIZE_MASK & ~size[i]))
H. Peter Anvine2c80182005-01-15 22:15:51 +00002062 return 2;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002063 }
2064
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002065 /*
2066 * Check template is okay at the set cpu level
2067 */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002068 if (((itemp->flags & IF_PLEVEL) > cpu))
H. Peter Anvine2c80182005-01-15 22:15:51 +00002069 return 3;
H. Peter Anvin70653092007-10-19 14:42:29 -07002070
Keith Kaniosb7a89542007-04-12 02:40:54 +00002071 /*
H. Peter Anvin6cda4142008-12-29 20:52:28 -08002072 * Verify the appropriate long mode flag.
Keith Kaniosb7a89542007-04-12 02:40:54 +00002073 */
H. Peter Anvin6cda4142008-12-29 20:52:28 -08002074 if ((itemp->flags & (bits == 64 ? IF_NOLONG : IF_LONG)))
Keith Kaniosb7a89542007-04-12 02:40:54 +00002075 return 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002076
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002077 /*
2078 * Check if special handling needed for Jumps
2079 */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002080 if ((uint8_t)(itemp->code[0]) >= 0370)
H. Peter Anvine2c80182005-01-15 22:15:51 +00002081 return 99;
2082
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002083 return ret;
2084}
2085
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002086static ea *process_ea(operand * input, ea * output, int bits,
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07002087 int addrbits, int rfield, int32_t rflags)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002088{
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07002089 bool forw_ref = !!(input->opflags & OPFLAG_FORWARD);
2090
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002091 output->rip = false;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00002092
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002093 /* REX flags for the rfield operand */
2094 output->rex |= rexflags(rfield, rflags, REX_R|REX_P|REX_W|REX_H);
2095
Keith Kaniosb7a89542007-04-12 02:40:54 +00002096 if (!(REGISTER & ~input->type)) { /* register direct */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002097 int i;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002098 int32_t f;
2099
2100 if (input->basereg < EXPR_REG_START /* Verify as Register */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002101 || input->basereg >= REG_ENUM_LIMIT)
H. Peter Anvine2c80182005-01-15 22:15:51 +00002102 return NULL;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002103 f = regflag(input);
H. Peter Anvina4835d42008-05-20 14:21:29 -07002104 i = nasm_regvals[input->basereg];
Keith Kaniosb7a89542007-04-12 02:40:54 +00002105
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002106 if (REG_EA & ~f)
2107 return NULL; /* Invalid EA register */
H. Peter Anvin70653092007-10-19 14:42:29 -07002108
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002109 output->rex |= op_rexflags(input, REX_B|REX_P|REX_W|REX_H);
2110
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002111 output->sib_present = false; /* no SIB necessary */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002112 output->bytes = 0; /* no offset necessary either */
2113 output->modrm = 0xC0 | ((rfield & 7) << 3) | (i & 7);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002114 } else { /* it's a memory reference */
2115 if (input->basereg == -1
2116 && (input->indexreg == -1 || input->scale == 0)) {
2117 /* it's a pure offset */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002118 if (bits == 64 && (~input->type & IP_REL)) {
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002119 int scale, index, base;
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002120 output->sib_present = true;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002121 scale = 0;
2122 index = 4;
2123 base = 5;
2124 output->sib = (scale << 6) | (index << 3) | base;
2125 output->bytes = 4;
2126 output->modrm = 4 | ((rfield & 7) << 3);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002127 output->rip = false;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002128 } else {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002129 output->sib_present = false;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002130 output->bytes = (addrbits != 16 ? 4 : 2);
2131 output->modrm = (addrbits != 16 ? 5 : 6) | ((rfield & 7) << 3);
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002132 output->rip = bits == 64;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002133 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00002134 } else { /* it's an indirection */
2135 int i = input->indexreg, b = input->basereg, s = input->scale;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002136 int32_t o = input->offset, seg = input->segment;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002137 int hb = input->hintbase, ht = input->hinttype;
2138 int t;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002139 int it, bt;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002140 int32_t ix, bx; /* register flags */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002141
H. Peter Anvine2c80182005-01-15 22:15:51 +00002142 if (s == 0)
2143 i = -1; /* make this easy, at least */
H. Peter Anvin70653092007-10-19 14:42:29 -07002144
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002145 if (i >= EXPR_REG_START && i < REG_ENUM_LIMIT) {
H. Peter Anvina4835d42008-05-20 14:21:29 -07002146 it = nasm_regvals[i];
2147 ix = nasm_reg_flags[i];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002148 } else {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002149 it = -1;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002150 ix = 0;
2151 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002152
H. Peter Anvinb0c54622007-10-28 23:21:46 -07002153 if (b >= EXPR_REG_START && b < REG_ENUM_LIMIT) {
H. Peter Anvina4835d42008-05-20 14:21:29 -07002154 bt = nasm_regvals[b];
2155 bx = nasm_reg_flags[b];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002156 } else {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002157 bt = -1;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002158 bx = 0;
2159 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002160
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002161 /* check for a 32/64-bit memory reference... */
2162 if ((ix|bx) & (BITS32|BITS64)) {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002163 /* it must be a 32/64-bit memory reference. Firstly we have
2164 * to check that all registers involved are type E/Rxx. */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002165 int32_t sok = BITS32|BITS64;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002166
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002167 if (it != -1) {
2168 if (!(REG64 & ~ix) || !(REG32 & ~ix))
2169 sok &= ix;
2170 else
2171 return NULL;
2172 }
2173
2174 if (bt != -1) {
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00002175 if (REG_GPR & ~bx)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002176 return NULL; /* Invalid register */
H. Peter Anvina57e8d42007-05-30 03:44:02 +00002177 if (~sok & bx & SIZE_MASK)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002178 return NULL; /* Invalid size */
H. Peter Anvinb0c54622007-10-28 23:21:46 -07002179 sok &= bx;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002180 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002181
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002182 /* While we're here, ensure the user didn't specify
2183 WORD or QWORD. */
2184 if (input->disp_size == 16 || input->disp_size == 64)
2185 return NULL;
2186
2187 if (addrbits == 16 ||
2188 (addrbits == 32 && !(sok & BITS32)) ||
2189 (addrbits == 64 && !(sok & BITS64)))
2190 return NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002191
Keith Kaniosb7a89542007-04-12 02:40:54 +00002192 /* now reorganize base/index */
2193 if (s == 1 && bt != it && bt != -1 && it != -1 &&
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002194 ((hb == b && ht == EAH_NOTBASE)
2195 || (hb == i && ht == EAH_MAKEBASE))) {
2196 /* swap if hints say so */
2197 t = bt, bt = it, it = t;
2198 t = bx, bx = ix, ix = t;
2199 }
Keith Kaniosb7a89542007-04-12 02:40:54 +00002200 if (bt == it) /* convert EAX+2*EAX to 3*EAX */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002201 bt = -1, bx = 0, s++;
2202 if (bt == -1 && s == 1 && !(hb == it && ht == EAH_NOTBASE)) {
2203 /* make single reg base, unless hint */
2204 bt = it, bx = ix, it = -1, ix = 0;
2205 }
H. Peter Anvinf5843c62007-09-10 18:59:26 +00002206 if (((s == 2 && it != REG_NUM_ESP
H. Peter Anvine2c80182005-01-15 22:15:51 +00002207 && !(input->eaflags & EAF_TIMESTWO)) || s == 3
Keith Kaniosb7a89542007-04-12 02:40:54 +00002208 || s == 5 || s == 9) && bt == -1)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002209 bt = it, bx = ix, s--; /* convert 3*EAX to EAX+2*EAX */
Keith Kanios48af1772007-08-17 07:37:52 +00002210 if (it == -1 && (bt & 7) != REG_NUM_ESP
H. Peter Anvine2c80182005-01-15 22:15:51 +00002211 && (input->eaflags & EAF_TIMESTWO))
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002212 it = bt, ix = bx, bt = -1, bx = 0, s = 1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002213 /* convert [NOSPLIT EAX] to sib format with 0x0 displacement */
Keith Kanios48af1772007-08-17 07:37:52 +00002214 if (s == 1 && it == REG_NUM_ESP) {
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002215 /* swap ESP into base if scale is 1 */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002216 t = it, it = bt, bt = t;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002217 t = ix, ix = bx, bx = t;
2218 }
Keith Kanios48af1772007-08-17 07:37:52 +00002219 if (it == REG_NUM_ESP
Keith Kaniosb7a89542007-04-12 02:40:54 +00002220 || (s != 1 && s != 2 && s != 4 && s != 8 && it != -1))
H. Peter Anvine2c80182005-01-15 22:15:51 +00002221 return NULL; /* wrong, for various reasons */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002222
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002223 output->rex |= rexflags(it, ix, REX_X);
2224 output->rex |= rexflags(bt, bx, REX_B);
Keith Kaniosb7a89542007-04-12 02:40:54 +00002225
Keith Kanios48af1772007-08-17 07:37:52 +00002226 if (it == -1 && (bt & 7) != REG_NUM_ESP) {
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002227 /* no SIB needed */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002228 int mod, rm;
H. Peter Anvin70653092007-10-19 14:42:29 -07002229
Keith Kaniosb7a89542007-04-12 02:40:54 +00002230 if (bt == -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002231 rm = 5;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002232 mod = 0;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002233 } else {
2234 rm = (bt & 7);
Keith Kanios48af1772007-08-17 07:37:52 +00002235 if (rm != REG_NUM_EBP && o == 0 &&
Keith Kaniosb7a89542007-04-12 02:40:54 +00002236 seg == NO_SEG && !forw_ref &&
2237 !(input->eaflags &
2238 (EAF_BYTEOFFS | EAF_WORDOFFS)))
2239 mod = 0;
2240 else if (input->eaflags & EAF_BYTEOFFS ||
2241 (o >= -128 && o <= 127 && seg == NO_SEG
2242 && !forw_ref
2243 && !(input->eaflags & EAF_WORDOFFS)))
2244 mod = 1;
2245 else
2246 mod = 2;
2247 }
H. Peter Anvinea838272002-04-30 20:51:53 +00002248
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002249 output->sib_present = false;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002250 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2251 output->modrm = (mod << 6) | ((rfield & 7) << 3) | rm;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002252 } else {
2253 /* we need a SIB */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002254 int mod, scale, index, base;
H. Peter Anvin70653092007-10-19 14:42:29 -07002255
Keith Kaniosb7a89542007-04-12 02:40:54 +00002256 if (it == -1)
2257 index = 4, s = 1;
2258 else
2259 index = (it & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -07002260
H. Peter Anvine2c80182005-01-15 22:15:51 +00002261 switch (s) {
2262 case 1:
2263 scale = 0;
2264 break;
2265 case 2:
2266 scale = 1;
2267 break;
2268 case 4:
2269 scale = 2;
2270 break;
2271 case 8:
2272 scale = 3;
2273 break;
2274 default: /* then what the smeg is it? */
2275 return NULL; /* panic */
2276 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002277
Keith Kaniosb7a89542007-04-12 02:40:54 +00002278 if (bt == -1) {
2279 base = 5;
2280 mod = 0;
2281 } else {
2282 base = (bt & 7);
Keith Kanios48af1772007-08-17 07:37:52 +00002283 if (base != REG_NUM_EBP && o == 0 &&
H. Peter Anvine2c80182005-01-15 22:15:51 +00002284 seg == NO_SEG && !forw_ref &&
2285 !(input->eaflags &
Keith Kaniosb7a89542007-04-12 02:40:54 +00002286 (EAF_BYTEOFFS | EAF_WORDOFFS)))
2287 mod = 0;
2288 else if (input->eaflags & EAF_BYTEOFFS ||
2289 (o >= -128 && o <= 127 && seg == NO_SEG
2290 && !forw_ref
2291 && !(input->eaflags & EAF_WORDOFFS)))
2292 mod = 1;
2293 else
2294 mod = 2;
2295 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002296
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002297 output->sib_present = true;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002298 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2299 output->modrm = (mod << 6) | ((rfield & 7) << 3) | 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002300 output->sib = (scale << 6) | (index << 3) | base;
2301 }
2302 } else { /* it's 16-bit */
2303 int mod, rm;
H. Peter Anvin70653092007-10-19 14:42:29 -07002304
Keith Kaniosb7a89542007-04-12 02:40:54 +00002305 /* check for 64-bit long mode */
2306 if (addrbits == 64)
2307 return NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002308
H. Peter Anvine2c80182005-01-15 22:15:51 +00002309 /* check all registers are BX, BP, SI or DI */
2310 if ((b != -1 && b != R_BP && b != R_BX && b != R_SI
2311 && b != R_DI) || (i != -1 && i != R_BP && i != R_BX
2312 && i != R_SI && i != R_DI))
2313 return NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002314
Keith Kaniosb7a89542007-04-12 02:40:54 +00002315 /* ensure the user didn't specify DWORD/QWORD */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002316 if (input->disp_size == 32 || input->disp_size == 64)
H. Peter Anvine2c80182005-01-15 22:15:51 +00002317 return NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002318
H. Peter Anvine2c80182005-01-15 22:15:51 +00002319 if (s != 1 && i != -1)
2320 return NULL; /* no can do, in 16-bit EA */
2321 if (b == -1 && i != -1) {
2322 int tmp = b;
2323 b = i;
2324 i = tmp;
2325 } /* swap */
2326 if ((b == R_SI || b == R_DI) && i != -1) {
2327 int tmp = b;
2328 b = i;
2329 i = tmp;
2330 }
2331 /* have BX/BP as base, SI/DI index */
2332 if (b == i)
2333 return NULL; /* shouldn't ever happen, in theory */
2334 if (i != -1 && b != -1 &&
2335 (i == R_BP || i == R_BX || b == R_SI || b == R_DI))
2336 return NULL; /* invalid combinations */
2337 if (b == -1) /* pure offset: handled above */
2338 return NULL; /* so if it gets to here, panic! */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002339
H. Peter Anvine2c80182005-01-15 22:15:51 +00002340 rm = -1;
2341 if (i != -1)
2342 switch (i * 256 + b) {
2343 case R_SI * 256 + R_BX:
2344 rm = 0;
2345 break;
2346 case R_DI * 256 + R_BX:
2347 rm = 1;
2348 break;
2349 case R_SI * 256 + R_BP:
2350 rm = 2;
2351 break;
2352 case R_DI * 256 + R_BP:
2353 rm = 3;
2354 break;
2355 } else
2356 switch (b) {
2357 case R_SI:
2358 rm = 4;
2359 break;
2360 case R_DI:
2361 rm = 5;
2362 break;
2363 case R_BP:
2364 rm = 6;
2365 break;
2366 case R_BX:
2367 rm = 7;
2368 break;
2369 }
2370 if (rm == -1) /* can't happen, in theory */
2371 return NULL; /* so panic if it does */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002372
H. Peter Anvine2c80182005-01-15 22:15:51 +00002373 if (o == 0 && seg == NO_SEG && !forw_ref && rm != 6 &&
2374 !(input->eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
2375 mod = 0;
2376 else if (input->eaflags & EAF_BYTEOFFS ||
2377 (o >= -128 && o <= 127 && seg == NO_SEG
2378 && !forw_ref
2379 && !(input->eaflags & EAF_WORDOFFS)))
2380 mod = 1;
2381 else
2382 mod = 2;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002383
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002384 output->sib_present = false; /* no SIB - it's 16-bit */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002385 output->bytes = mod; /* bytes of offset needed */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002386 output->modrm = (mod << 6) | ((rfield & 7) << 3) | rm;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002387 }
2388 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002389 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002390
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002391 output->size = 1 + output->sib_present + output->bytes;
2392 return output;
2393}
2394
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002395static void add_asp(insn *ins, int addrbits)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002396{
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002397 int j, valid;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002398 int defdisp;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002399
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002400 valid = (addrbits == 64) ? 64|32 : 32|16;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002401
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002402 switch (ins->prefixes[PPS_ASIZE]) {
2403 case P_A16:
2404 valid &= 16;
2405 break;
2406 case P_A32:
2407 valid &= 32;
2408 break;
2409 case P_A64:
2410 valid &= 64;
2411 break;
2412 case P_ASP:
2413 valid &= (addrbits == 32) ? 16 : 32;
2414 break;
2415 default:
2416 break;
2417 }
2418
2419 for (j = 0; j < ins->operands; j++) {
2420 if (!(MEMORY & ~ins->oprs[j].type)) {
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002421 int32_t i, b;
H. Peter Anvin70653092007-10-19 14:42:29 -07002422
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002423 /* Verify as Register */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002424 if (ins->oprs[j].indexreg < EXPR_REG_START
2425 || ins->oprs[j].indexreg >= REG_ENUM_LIMIT)
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002426 i = 0;
2427 else
H. Peter Anvina4835d42008-05-20 14:21:29 -07002428 i = nasm_reg_flags[ins->oprs[j].indexreg];
H. Peter Anvin70653092007-10-19 14:42:29 -07002429
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002430 /* Verify as Register */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002431 if (ins->oprs[j].basereg < EXPR_REG_START
2432 || ins->oprs[j].basereg >= REG_ENUM_LIMIT)
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002433 b = 0;
2434 else
H. Peter Anvina4835d42008-05-20 14:21:29 -07002435 b = nasm_reg_flags[ins->oprs[j].basereg];
H. Peter Anvin70653092007-10-19 14:42:29 -07002436
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002437 if (ins->oprs[j].scale == 0)
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002438 i = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002439
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002440 if (!i && !b) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002441 int ds = ins->oprs[j].disp_size;
2442 if ((addrbits != 64 && ds > 8) ||
2443 (addrbits == 64 && ds == 16))
2444 valid &= ds;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002445 } else {
2446 if (!(REG16 & ~b))
2447 valid &= 16;
2448 if (!(REG32 & ~b))
2449 valid &= 32;
2450 if (!(REG64 & ~b))
2451 valid &= 64;
H. Peter Anvin70653092007-10-19 14:42:29 -07002452
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002453 if (!(REG16 & ~i))
2454 valid &= 16;
2455 if (!(REG32 & ~i))
2456 valid &= 32;
2457 if (!(REG64 & ~i))
2458 valid &= 64;
2459 }
2460 }
2461 }
2462
2463 if (valid & addrbits) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002464 ins->addr_size = addrbits;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002465 } else if (valid & ((addrbits == 32) ? 16 : 32)) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002466 /* Add an address size prefix */
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002467 enum prefixes pref = (addrbits == 32) ? P_A16 : P_A32;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002468 ins->prefixes[PPS_ASIZE] = pref;
2469 ins->addr_size = (addrbits == 32) ? 16 : 32;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002470 } else {
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002471 /* Impossible... */
2472 errfunc(ERR_NONFATAL, "impossible combination of address sizes");
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002473 ins->addr_size = addrbits; /* Error recovery */
2474 }
2475
2476 defdisp = ins->addr_size == 16 ? 16 : 32;
2477
2478 for (j = 0; j < ins->operands; j++) {
2479 if (!(MEM_OFFS & ~ins->oprs[j].type) &&
2480 (ins->oprs[j].disp_size ? ins->oprs[j].disp_size : defdisp)
2481 != ins->addr_size) {
2482 /* mem_offs sizes must match the address size; if not,
2483 strip the MEM_OFFS bit and match only EA instructions */
2484 ins->oprs[j].type &= ~(MEM_OFFS & ~MEMORY);
2485 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002486 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002487}