blob: a3e59d962d6c737ad94983ad3b9e0ca0968b8dca [file] [log] [blame]
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07001/* ----------------------------------------------------------------------- *
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002 *
H. Peter Anvind24dd5f2016-02-08 10:32:13 -08003 * Copyright 1996-2016 The NASM Authors - All Rights Reserved
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07004 * See the file AUTHORS included with the NASM distribution for
5 * the specific copyright holders.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 *
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07007 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following
9 * conditions are met:
10 *
11 * * Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * * Redistributions in binary form must reproduce the above
14 * copyright notice, this list of conditions and the following
15 * disclaimer in the documentation and/or other materials provided
16 * with the distribution.
Cyrill Gorcunov1de95002009-11-06 00:08:38 +030017 *
H. Peter Anvin9e6747c2009-06-28 17:13:04 -070018 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND
19 * CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
20 * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
21 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
22 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
23 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
24 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
26 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
29 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
30 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 *
32 * ----------------------------------------------------------------------- */
33
34/*
35 * assemble.c code generation for the Netwide Assembler
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000036 *
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +040037 * Bytecode specification
38 * ----------------------
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -070039 *
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +040040 *
41 * Codes Mnemonic Explanation
42 *
43 * \0 terminates the code. (Unless it's a literal of course.)
44 * \1..\4 that many literal bytes follow in the code stream
45 * \5 add 4 to the primary operand number (b, low octdigit)
46 * \6 add 4 to the secondary operand number (a, middle octdigit)
47 * \7 add 4 to both the primary and the secondary operand number
48 * \10..\13 a literal byte follows in the code stream, to be added
49 * to the register value of operand 0..3
50 * \14..\17 the position of index register operand in MIB (BND insns)
51 * \20..\23 ib a byte immediate operand, from operand 0..3
52 * \24..\27 ib,u a zero-extended byte immediate operand, from operand 0..3
53 * \30..\33 iw a word immediate operand, from operand 0..3
54 * \34..\37 iwd select between \3[0-3] and \4[0-3] depending on 16/32 bit
55 * assembly mode or the operand-size override on the operand
56 * \40..\43 id a long immediate operand, from operand 0..3
57 * \44..\47 iwdq select between \3[0-3], \4[0-3] and \5[4-7]
58 * depending on the address size of the instruction.
59 * \50..\53 rel8 a byte relative operand, from operand 0..3
60 * \54..\57 iq a qword immediate operand, from operand 0..3
61 * \60..\63 rel16 a word relative operand, from operand 0..3
62 * \64..\67 rel select between \6[0-3] and \7[0-3] depending on 16/32 bit
63 * assembly mode or the operand-size override on the operand
64 * \70..\73 rel32 a long relative operand, from operand 0..3
65 * \74..\77 seg a word constant, from the _segment_ part of operand 0..3
66 * \1ab a ModRM, calculated on EA in operand a, with the spare
67 * field the register value of operand b.
68 * \172\ab the register number from operand a in bits 7..4, with
69 * the 4-bit immediate from operand b in bits 3..0.
70 * \173\xab the register number from operand a in bits 7..4, with
71 * the value b in bits 3..0.
72 * \174..\177 the register number from operand 0..3 in bits 7..4, and
73 * an arbitrary value in bits 3..0 (assembled as zero.)
74 * \2ab a ModRM, calculated on EA in operand a, with the spare
75 * field equal to digit b.
76 *
77 * \240..\243 this instruction uses EVEX rather than REX or VEX/XOP, with the
78 * V field taken from operand 0..3.
79 * \250 this instruction uses EVEX rather than REX or VEX/XOP, with the
80 * V field set to 1111b.
81 *
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -070082 * EVEX prefixes are followed by the sequence:
83 * \cm\wlp\tup where cm is:
H. Peter Anvin2c9b6ad2016-05-13 14:42:55 -070084 * cc 00m mmm
85 * c = 2 for EVEX and mmmm is the M field (EVEX.P0[3:0])
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -070086 * and wlp is:
87 * 00 wwl lpp
88 * [l0] ll = 0 (.128, .lz)
89 * [l1] ll = 1 (.256)
90 * [l2] ll = 2 (.512)
91 * [lig] ll = 3 for EVEX.L'L don't care (always assembled as 0)
92 *
93 * [w0] ww = 0 for W = 0
94 * [w1] ww = 1 for W = 1
95 * [wig] ww = 2 for W don't care (always assembled as 0)
96 * [ww] ww = 3 for W used as REX.W
97 *
98 * [p0] pp = 0 for no prefix
99 * [60] pp = 1 for legacy prefix 60
100 * [f3] pp = 2
101 * [f2] pp = 3
102 *
103 * tup is tuple type for Disp8*N from %tuple_codes in insns.pl
104 * (compressed displacement encoding)
105 *
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +0400106 * \254..\257 id,s a signed 32-bit operand to be extended to 64 bits.
107 * \260..\263 this instruction uses VEX/XOP rather than REX, with the
108 * V field taken from operand 0..3.
109 * \270 this instruction uses VEX/XOP rather than REX, with the
110 * V field set to 1111b.
H. Peter Anvind85d2502008-05-04 17:53:31 -0700111 *
H. Peter Anvina04019c2009-05-03 21:42:34 -0700112 * VEX/XOP prefixes are followed by the sequence:
113 * \tmm\wlp where mm is the M field; and wlp is:
H. Peter Anvin421059c2010-08-16 14:56:33 -0700114 * 00 wwl lpp
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700115 * [l0] ll = 0 for L = 0 (.128, .lz)
116 * [l1] ll = 1 for L = 1 (.256)
117 * [lig] ll = 2 for L don't care (always assembled as 0)
H. Peter Anvin421059c2010-08-16 14:56:33 -0700118 *
H. Peter Anvin978c2172010-08-16 13:48:43 -0700119 * [w0] ww = 0 for W = 0
120 * [w1 ] ww = 1 for W = 1
121 * [wig] ww = 2 for W don't care (always assembled as 0)
122 * [ww] ww = 3 for W used as REX.W
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700123 *
H. Peter Anvina04019c2009-05-03 21:42:34 -0700124 * t = 0 for VEX (C4/C5), t = 1 for XOP (8F).
H. Peter Anvind85d2502008-05-04 17:53:31 -0700125 *
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +0400126 * \271 hlexr instruction takes XRELEASE (F3) with or without lock
127 * \272 hlenl instruction takes XACQUIRE/XRELEASE with or without lock
128 * \273 hle instruction takes XACQUIRE/XRELEASE with lock only
129 * \274..\277 ib,s a byte immediate operand, from operand 0..3, sign-extended
130 * to the operand size (if o16/o32/o64 present) or the bit size
131 * \310 a16 indicates fixed 16-bit address size, i.e. optional 0x67.
132 * \311 a32 indicates fixed 32-bit address size, i.e. optional 0x67.
133 * \312 adf (disassembler only) invalid with non-default address size.
134 * \313 a64 indicates fixed 64-bit address size, 0x67 invalid.
135 * \314 norexb (disassembler only) invalid with REX.B
136 * \315 norexx (disassembler only) invalid with REX.X
137 * \316 norexr (disassembler only) invalid with REX.R
138 * \317 norexw (disassembler only) invalid with REX.W
139 * \320 o16 indicates fixed 16-bit operand size, i.e. optional 0x66.
140 * \321 o32 indicates fixed 32-bit operand size, i.e. optional 0x66.
141 * \322 odf indicates that this instruction is only valid when the
142 * operand size is the default (instruction to disassembler,
143 * generates no code in the assembler)
144 * \323 o64nw indicates fixed 64-bit operand size, REX on extensions only.
145 * \324 o64 indicates 64-bit operand size requiring REX prefix.
146 * \325 nohi instruction which always uses spl/bpl/sil/dil
147 * \326 nof3 instruction not valid with 0xF3 REP prefix. Hint for
148 disassembler only; for SSE instructions.
149 * \330 a literal byte follows in the code stream, to be added
150 * to the condition code value of the instruction.
151 * \331 norep instruction not valid with REP prefix. Hint for
152 * disassembler only; for SSE instructions.
153 * \332 f2i REP prefix (0xF2 byte) used as opcode extension.
154 * \333 f3i REP prefix (0xF3 byte) used as opcode extension.
155 * \334 rex.l LOCK prefix used as REX.R (used in non-64-bit mode)
156 * \335 repe disassemble a rep (0xF3 byte) prefix as repe not rep.
157 * \336 mustrep force a REP(E) prefix (0xF3) even if not specified.
158 * \337 mustrepne force a REPNE prefix (0xF2) even if not specified.
159 * \336-\337 are still listed as prefixes in the disassembler.
160 * \340 resb reserve <operand 0> bytes of uninitialized storage.
161 * Operand 0 had better be a segmentless constant.
162 * \341 wait this instruction needs a WAIT "prefix"
Cyrill Gorcunov8a5d3e62014-08-25 20:04:30 +0400163 * \360 np no SSE prefix (== \364\331)
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +0400164 * \361 66 SSE prefix (== \366\331)
165 * \364 !osp operand-size prefix (0x66) not permitted
166 * \365 !asp address-size prefix (0x67) not permitted
167 * \366 operand-size prefix (0x66) used as opcode extension
168 * \367 address-size prefix (0x67) used as opcode extension
169 * \370,\371 jcc8 match only if operand 0 meets byte jump criteria.
170 * jmp8 370 is used for Jcc, 371 is used for JMP.
171 * \373 jlen assemble 0x03 if bits==16, 0x05 if bits==32;
172 * used for conditional jump over longer jump
173 * \374 vsibx|vm32x|vm64x this instruction takes an XMM VSIB memory EA
174 * \375 vsiby|vm32y|vm64y this instruction takes an YMM VSIB memory EA
175 * \376 vsibz|vm32z|vm64z this instruction takes an ZMM VSIB memory EA
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000176 */
177
H. Peter Anvinfe501952007-10-02 21:53:51 -0700178#include "compiler.h"
179
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000180#include <stdio.h>
181#include <string.h>
H. Peter Anvin89a2ac02013-11-26 18:23:20 -0800182#include <stdlib.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000183
184#include "nasm.h"
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000185#include "nasmlib.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000186#include "assemble.h"
187#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -0700188#include "tables.h"
Jin Kyu Song5f3bfee2013-11-20 15:32:52 -0800189#include "disp8.h"
H. Peter Anvin172b8402016-02-18 01:16:18 -0800190#include "listing.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000191
H. Peter Anvin65289e82009-07-25 17:25:11 -0700192enum match_result {
193 /*
194 * Matching errors. These should be sorted so that more specific
195 * errors come later in the sequence.
196 */
197 MERR_INVALOP,
198 MERR_OPSIZEMISSING,
199 MERR_OPSIZEMISMATCH,
Jin Kyu Song25c22122013-10-30 03:12:45 -0700200 MERR_BRNUMMISMATCH,
H. Peter Anvin65289e82009-07-25 17:25:11 -0700201 MERR_BADCPU,
202 MERR_BADMODE,
H. Peter Anvinfb3f4e62012-02-25 22:22:07 -0800203 MERR_BADHLE,
Jin Kyu Song66c61922013-08-26 20:28:43 -0700204 MERR_ENCMISMATCH,
Jin Kyu Song03041092013-10-15 19:38:51 -0700205 MERR_BADBND,
Jin Kyu Songb287ff02013-12-04 20:05:55 -0800206 MERR_BADREPNE,
H. Peter Anvin65289e82009-07-25 17:25:11 -0700207 /*
208 * Matching success; the conditional ones first
209 */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400210 MOK_JUMP, /* Matching OK but needs jmp_match() */
211 MOK_GOOD /* Matching unconditionally OK */
H. Peter Anvin65289e82009-07-25 17:25:11 -0700212};
213
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000214typedef struct {
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700215 enum ea_type type; /* what kind of EA is this? */
216 int sib_present; /* is a SIB byte necessary? */
217 int bytes; /* # of bytes of offset needed */
218 int size; /* lazy - this is sib+bytes+1 */
219 uint8_t modrm, sib, rex, rip; /* the bytes themselves */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700220 int8_t disp8; /* compressed displacement for EVEX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000221} ea;
222
Cyrill Gorcunov10734c72011-08-29 00:07:17 +0400223#define GEN_SIB(scale, index, base) \
224 (((scale) << 6) | ((index) << 3) | ((base)))
225
226#define GEN_MODRM(mod, reg, rm) \
227 (((mod) << 6) | (((reg) & 7) << 3) | ((rm) & 7))
228
Cyrill Gorcunov08359152013-11-09 22:16:11 +0400229static iflag_t cpu; /* cpu level received from nasm.c */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000230
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800231static int64_t calcsize(int32_t, int64_t, int, insn *,
232 const struct itemplate *);
H. Peter Anvina77692b2016-09-20 14:04:33 -0700233static int emit_prefix(struct out_data *data, const int bits, insn *ins);
234static void gencode(struct out_data *data, insn *ins);
H. Peter Anvin23595f52009-07-25 17:44:25 -0700235static enum match_result find_match(const struct itemplate **tempp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400236 insn *instruction,
237 int32_t segment, int64_t offset, int bits);
H. Peter Anvin65289e82009-07-25 17:25:11 -0700238static enum match_result matches(const struct itemplate *, insn *, int bits);
H. Peter Anvinf8563f72009-10-13 12:28:14 -0700239static opflags_t regflag(const operand *);
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000240static int32_t regval(const operand *);
H. Peter Anvinf8563f72009-10-13 12:28:14 -0700241static int rexflags(int, opflags_t, int);
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000242static int op_rexflags(const operand *, int);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700243static int op_evexflags(const operand *, int, uint8_t);
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700244static void add_asp(insn *, int);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000245
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700246static enum ea_type process_ea(operand *, ea *, int, int, opflags_t, insn *);
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700247
Cyrill Gorcunov18914e62011-11-12 11:41:51 +0400248static int has_prefix(insn * ins, enum prefix_pos pos, int prefix)
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000249{
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700250 return ins->prefixes[pos] == prefix;
251}
252
253static void assert_no_prefix(insn * ins, enum prefix_pos pos)
254{
255 if (ins->prefixes[pos])
H. Peter Anvin215186f2016-02-17 20:27:41 -0800256 nasm_error(ERR_NONFATAL, "invalid %s prefix",
257 prefix_name(ins->prefixes[pos]));
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700258}
259
260static const char *size_name(int size)
261{
262 switch (size) {
263 case 1:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400264 return "byte";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700265 case 2:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400266 return "word";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700267 case 4:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400268 return "dword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700269 case 8:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400270 return "qword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700271 case 10:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400272 return "tword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700273 case 16:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400274 return "oword";
H. Peter Anvindfb91802008-05-20 11:43:53 -0700275 case 32:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400276 return "yword";
Jin Kyu Songd4760c12013-08-21 19:29:11 -0700277 case 64:
278 return "zword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700279 default:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400280 return "???";
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000281 }
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700282}
283
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400284static void warn_overflow(int pass, int size)
285{
H. Peter Anvin215186f2016-02-17 20:27:41 -0800286 nasm_error(ERR_WARNING | pass | ERR_WARN_NOV,
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400287 "%s data exceeds bounds", size_name(size));
288}
289
290static void warn_overflow_const(int64_t data, int size)
291{
292 if (overflow_general(data, size))
293 warn_overflow(ERR_PASS1, size);
294}
295
296static void warn_overflow_opd(const struct operand *o, int size)
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700297{
Victor van den Elzen0d268fb2010-01-24 21:24:57 +0100298 if (o->wrt == NO_SEG && o->segment == NO_SEG) {
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400299 if (overflow_general(o->offset, size))
300 warn_overflow(ERR_PASS2, size);
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700301 }
302}
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400303
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000304/*
305 * This routine wrappers the real output format's output routine,
306 * in order to pass a copy of the data off to the listing file
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800307 * generator at the same time, flatten unnecessary relocations,
308 * and verify backend compatibility.
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000309 */
H. Peter Anvina77692b2016-09-20 14:04:33 -0700310static void out(struct out_data *data)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000311{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000312 static int32_t lineno = 0; /* static!!! */
H. Peter Anvin274cda82016-05-10 02:56:29 -0700313 static const char *lnfname = NULL;
H. Peter Anvina77692b2016-09-20 14:04:33 -0700314 int asize;
H. Peter Anvin215186f2016-02-17 20:27:41 -0800315 const int amax = ofmt->maxbits >> 3; /* Maximum address size in bytes */
H. Peter Anvina77692b2016-09-20 14:04:33 -0700316 union {
317 uint8_t b[8];
318 uint64_t q;
319 } xdata;
320 uint64_t size = data->size;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000321
H. Peter Anvina77692b2016-09-20 14:04:33 -0700322 if (!data->size)
323 return; /* Nothing to do */
324
325 switch (data->type) {
326 case OUT_ADDRESS:
327 asize = data->size;
328 nasm_assert(asize <= 8);
329 if (data->tsegment == NO_SEG && data->twrt == NO_SEG) {
330 /* Convert to RAWDATA */
331 /* XXX: check for overflow */
332 uint8_t *q = xdata.b;
333
334 WRITEADDR(q, data->toffset, asize);
335 data->data = xdata.b;
336 data->type = OUT_RAWDATA;
337 asize = 0; /* No longer an address */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400338 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700339 break;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700340
H. Peter Anvina77692b2016-09-20 14:04:33 -0700341 case OUT_RELADDR:
342 asize = data->size;
343 nasm_assert(asize <= 8);
344 if (data->tsegment == data->segment && data->twrt == NO_SEG) {
345 /* Convert to RAWDATA */
346 uint8_t *q = xdata.b;
347 int64_t delta = data->toffset - data->offset
348 - (data->inslen - data->insoffs);
349
350 if (overflow_signed(delta, asize))
351 warn_overflow(ERR_PASS2, asize);
352
353 WRITEADDR(q, delta, asize);
354 data->data = xdata.b;
355 data->type = OUT_RAWDATA;
356 asize = 0; /* No longer an address */
357 }
358 break;
359
360 default:
361 asize = 0; /* Not an address */
362 break;
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000363 }
364
H. Peter Anvina77692b2016-09-20 14:04:33 -0700365 lfmt->output(data);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800366
Frank Kotlerabebb082003-09-06 04:45:37 +0000367 /*
368 * this call to src_get determines when we call the
369 * debug-format-specific "linenum" function
370 * it updates lineno and lnfname to the current values
371 * returning 0 if "same as last time", -2 if lnfname
372 * changed, and the amount by which lineno changed,
373 * if it did. thus, these variables must be static
374 */
375
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400376 if (src_get(&lineno, &lnfname))
H. Peter Anvina77692b2016-09-20 14:04:33 -0700377 dfmt->linenum(lnfname, lineno, data->segment);
H. Peter Anvineba20a72002-04-30 20:53:55 +0000378
H. Peter Anvinb6412502016-02-11 21:07:40 -0800379 if (asize && asize > amax) {
H. Peter Anvina77692b2016-09-20 14:04:33 -0700380 if (data->type != OUT_ADDRESS || data->sign == OUT_SIGNED) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800381 nasm_error(ERR_NONFATAL,
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800382 "%d-bit signed relocation unsupported by output format %s\n",
H. Peter Anvin215186f2016-02-17 20:27:41 -0800383 asize << 3, ofmt->shortname);
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800384 } else {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800385 nasm_error(ERR_WARNING | ERR_WARN_ZEXTRELOC,
H. Peter Anvinecc9e0e2016-02-11 20:29:34 -0800386 "%d-bit unsigned relocation zero-extended from %d bits\n",
H. Peter Anvin215186f2016-02-17 20:27:41 -0800387 asize << 3, ofmt->maxbits);
H. Peter Anvina77692b2016-09-20 14:04:33 -0700388 data->size = amax;
389 ofmt->output(data->segment, data->data, data->type,
390 data->size, data->tsegment, data->twrt);
391 data->insoffs += amax;
392 data->offset += amax;
393 data->size = size = asize - amax;
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800394 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700395 data->data = zero_buffer;
396 data->type = OUT_RAWDATA;
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800397 }
398
H. Peter Anvina77692b2016-09-20 14:04:33 -0700399 /* Hack until backend change */
400 switch (data->type) {
401 case OUT_RELADDR:
402 switch (data->size) {
403 case 1:
404 data->type = OUT_REL1ADR;
405 break;
406 case 2:
407 data->type = OUT_REL2ADR;
408 break;
409 case 4:
410 data->type = OUT_REL4ADR;
411 break;
412 case 8:
413 data->type = OUT_REL8ADR;
414 break;
415 default:
416 panic();
417 break;
418 }
419
420 xdata.q = data->toffset;
421 data->data = xdata.b;
422 data->size = data->inslen - data->insoffs;
423 break;
424
425 case OUT_SEGMENT:
426 data->type = OUT_ADDRESS;
427 /* fall through */
428
429 case OUT_ADDRESS:
430 xdata.q = data->toffset;
431 data->data = xdata.b;
432 data->size = (data->sign == OUT_SIGNED) ? -data->size : data->size;
433 break;
434
435 case OUT_RAWDATA:
436 case OUT_RESERVE:
437 data->tsegment = data->twrt = NO_SEG;
438 break;
439
440 default:
441 panic();
442 break;
443 }
444
445 ofmt->output(data->segment, data->data, data->type,
446 data->size, data->tsegment, data->twrt);
447 data->offset += size;
448 data->insoffs += size;
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000449}
450
H. Peter Anvina77692b2016-09-20 14:04:33 -0700451static inline void out_rawdata(struct out_data *data, const void *rawdata,
452 size_t size)
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +0400453{
H. Peter Anvina77692b2016-09-20 14:04:33 -0700454 data->type = OUT_RAWDATA;
455 data->data = rawdata;
456 data->size = size;
457 out(data);
458}
459
460static void out_rawbyte(struct out_data *data, uint8_t byte)
461{
462 data->type = OUT_RAWDATA;
463 data->data = &byte;
464 data->size = 1;
465 out(data);
466}
467
468static inline void out_reserve(struct out_data *data, uint64_t size)
469{
470 data->type = OUT_RESERVE;
471 data->size = size;
472 out(data);
473}
474
475static inline void out_imm(struct out_data *data, struct operand *opx,
476 int size, enum out_sign sign)
477{
478 data->type = OUT_ADDRESS;
479 data->sign = sign;
480 data->size = size;
481 data->toffset = opx->offset;
482 data->tsegment = opx->segment;
483 data->twrt = opx->wrt;
484 out(data);
485}
486
487static inline void out_reladdr(struct out_data *data, struct operand *opx,
488 int size)
489{
490 data->type = OUT_RELADDR;
491 data->sign = OUT_SIGNED;
492 data->size = size;
493 data->toffset = opx->offset;
494 data->tsegment = opx->segment;
495 data->twrt = opx->wrt;
496 out(data);
497}
498
499static inline void out_segment(struct out_data *data, struct operand *opx)
500{
501 data->type = OUT_SEGMENT;
502 data->sign = OUT_UNSIGNED;
503 data->size = 2;
504 data->toffset = opx->offset;
505 data->tsegment = ofmt->segbase(opx->segment + 1);
506 data->twrt = opx->wrt;
507 out(data);
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +0400508}
509
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700510static bool jmp_match(int32_t segment, int64_t offset, int bits,
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800511 insn * ins, const struct itemplate *temp)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000512{
Charles Crayne5fbbc8c2007-11-07 19:03:46 -0800513 int64_t isize;
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800514 const uint8_t *code = temp->code;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000515 uint8_t c = code[0];
Jin Kyu Song305f3ce2013-11-21 19:40:42 -0800516 bool is_byte;
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000517
H. Peter Anvin755f5212012-02-25 11:41:34 -0800518 if (((c & ~1) != 0370) || (ins->oprs[0].type & STRICT))
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700519 return false;
520 if (!optimizing)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400521 return false;
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700522 if (optimizing < 0 && c == 0371)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400523 return false;
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700524
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800525 isize = calcsize(segment, offset, bits, ins, temp);
Victor van den Elzenccafc3c2009-02-23 04:35:00 +0100526
Victor van den Elzen154e5922009-02-25 17:32:00 +0100527 if (ins->oprs[0].opflags & OPFLAG_UNKNOWN)
Victor van den Elzenccafc3c2009-02-23 04:35:00 +0100528 /* Be optimistic in pass 1 */
529 return true;
530
H. Peter Anvine2c80182005-01-15 22:15:51 +0000531 if (ins->oprs[0].segment != segment)
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700532 return false;
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000533
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700534 isize = ins->oprs[0].offset - offset - isize; /* isize is delta */
Jin Kyu Song305f3ce2013-11-21 19:40:42 -0800535 is_byte = (isize >= -128 && isize <= 127); /* is it byte size? */
536
537 if (is_byte && c == 0371 && ins->prefixes[PPS_REP] == P_BND) {
538 /* jmp short (opcode eb) cannot be used with bnd prefix. */
539 ins->prefixes[PPS_REP] = P_none;
H. Peter Anvin215186f2016-02-17 20:27:41 -0800540 nasm_error(ERR_WARNING | ERR_WARN_BND | ERR_PASS2 ,
Jin Kyu Songbb8cf3f2013-11-29 00:38:29 -0800541 "jmp short does not init bnd regs - bnd prefix dropped.");
Jin Kyu Song305f3ce2013-11-21 19:40:42 -0800542 }
543
544 return is_byte;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000545}
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000546
H. Peter Anvina77692b2016-09-20 14:04:33 -0700547int64_t assemble(int32_t segment, int64_t start, int bits, iflag_t cp,
H. Peter Anvin215186f2016-02-17 20:27:41 -0800548 insn * instruction)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000549{
H. Peter Anvina77692b2016-09-20 14:04:33 -0700550 struct out_data data;
H. Peter Anvin3360d792007-09-11 04:16:57 +0000551 const struct itemplate *temp;
H. Peter Anvin23595f52009-07-25 17:44:25 -0700552 enum match_result m;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000553 int32_t itimes;
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300554 int64_t wsize; /* size for DB etc. */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000555
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000556 cpu = cp;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000557
H. Peter Anvina77692b2016-09-20 14:04:33 -0700558 data.offset = start;
559 data.segment = segment;
560 data.itemp = NULL;
561 data.sign = OUT_WRAP;
562 data.bits = bits;
563
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300564 wsize = idata_bytes(instruction->opcode);
565 if (wsize == -1)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000566 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000567
H. Peter Anvineba20a72002-04-30 20:53:55 +0000568 if (wsize) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000569 extop *e;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000570 int32_t t = instruction->times;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000571 if (t < 0)
H. Peter Anvin215186f2016-02-17 20:27:41 -0800572 nasm_panic(0, "instruction->times < 0 (%"PRId32") in assemble()", t);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000573
H. Peter Anvine2c80182005-01-15 22:15:51 +0000574 while (t--) { /* repeat TIMES times */
Cyrill Gorcunova92a3a52009-07-27 22:33:59 +0400575 list_for_each(e, instruction->eops) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000576 if (e->type == EOT_DB_NUMBER) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400577 if (wsize > 8) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800578 nasm_error(ERR_NONFATAL,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400579 "integer supplied to a DT, DO or DY"
Keith Kanios61ff53c2007-04-14 18:54:52 +0000580 " instruction");
H. Peter Anvin55ae1202010-05-06 15:25:43 -0700581 } else {
H. Peter Anvina77692b2016-09-20 14:04:33 -0700582 data.insoffs = 0;
583 data.type = OUT_ADDRESS;
584 data.inslen = data.size = wsize;
585 data.toffset = e->offset;
586 data.tsegment = e->segment;
587 data.twrt = e->wrt;
588 out(&data);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400589 }
H. Peter Anvin518df302008-06-14 16:53:48 -0700590 } else if (e->type == EOT_DB_STRING ||
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400591 e->type == EOT_DB_STRING_FREE) {
H. Peter Anvina77692b2016-09-20 14:04:33 -0700592 int align = e->stringlen % wsize;
593 if (align)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000594 align = wsize - align;
H. Peter Anvina77692b2016-09-20 14:04:33 -0700595
596 data.insoffs = 0;
597 data.inslen = e->stringlen + align;
598
599 out_rawdata(&data, e->stringval, e->stringlen);
600 out_rawdata(&data, zero_buffer, align);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000601 }
602 }
603 if (t > 0 && t == instruction->times - 1) {
H. Peter Anvina77692b2016-09-20 14:04:33 -0700604 lfmt->set_offset(data.offset);
H. Peter Anvin172b8402016-02-18 01:16:18 -0800605 lfmt->uplevel(LIST_TIMES);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000606 }
607 }
608 if (instruction->times > 1)
H. Peter Anvin172b8402016-02-18 01:16:18 -0800609 lfmt->downlevel(LIST_TIMES);
H. Peter Anvina77692b2016-09-20 14:04:33 -0700610 } else if (instruction->opcode == I_INCBIN) {
H. Peter Anvin518df302008-06-14 16:53:48 -0700611 const char *fname = instruction->eops->stringval;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000612 FILE *fp;
H. Peter Anvina77692b2016-09-20 14:04:33 -0700613 static char buf[BUFSIZ];
614 size_t t = instruction->times;
615 off_t base = 0;
616 off_t len;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000617
H. Peter Anvin3e83cec2016-05-25 04:28:46 -0700618 fp = nasm_open_read(fname, NF_BINARY);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400619 if (!fp) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800620 nasm_error(ERR_NONFATAL, "`incbin': unable to open file `%s'",
H. Peter Anvine2c80182005-01-15 22:15:51 +0000621 fname);
H. Peter Anvina77692b2016-09-20 14:04:33 -0700622 goto done;
623 }
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000624
H. Peter Anvina77692b2016-09-20 14:04:33 -0700625 if (fseeko(fp, 0, SEEK_END) < 0) {
626 nasm_error(ERR_NONFATAL, "`incbin': unable to seek on file `%s'",
627 fname);
628 goto close_done;
629 }
630
631 len = ftello(fp);
632 if (instruction->eops->next) {
633 base = instruction->eops->next->offset;
634 if (base >= len) {
635 len = 0;
636 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000637 len -= base;
638 if (instruction->eops->next->next &&
H. Peter Anvina77692b2016-09-20 14:04:33 -0700639 len > (off_t)instruction->eops->next->next->offset)
640 len = (off_t)instruction->eops->next->next->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000641 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000642 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700643 lfmt->set_offset(data.offset);
644 lfmt->uplevel(LIST_INCBIN);
645 while (t--) {
646 off_t l;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000647
H. Peter Anvina77692b2016-09-20 14:04:33 -0700648 data.insoffs = 0;
649 data.inslen = len;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700650
H. Peter Anvina77692b2016-09-20 14:04:33 -0700651 if (fseeko(fp, base, SEEK_SET) < 0 || ferror(fp)) {
652 nasm_error(ERR_NONFATAL,
653 "`incbin': unable to seek on file `%s'",
654 fname);
655 goto end_incbin;
656 }
657 l = len;
658 while (l > 0) {
659 size_t m = l > (off_t)sizeof(buf) ? (size_t)l : sizeof(buf);
660 m = fread(buf, 1, m, fp);
661 if (!m || feof(fp)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400662 /*
H. Peter Anvina77692b2016-09-20 14:04:33 -0700663 * This shouldn't happen unless the file
664 * actually changes while we are reading
665 * it.
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400666 */
H. Peter Anvina77692b2016-09-20 14:04:33 -0700667 nasm_error(ERR_NONFATAL,
668 "`incbin': unexpected EOF while"
669 " reading file `%s'", fname);
670 goto end_incbin;
671 }
672 out_rawdata(&data, buf, m);
673 l -= m;
674 }
675 }
676 end_incbin:
677 lfmt->downlevel(LIST_INCBIN);
678 if (instruction->times > 1) {
679 lfmt->set_offset(data.offset);
680 lfmt->uplevel(LIST_TIMES);
681 lfmt->downlevel(LIST_TIMES);
682 }
683 if (ferror(fp)) {
684 nasm_error(ERR_NONFATAL,
685 "`incbin': error while"
686 " reading file `%s'", fname);
687 }
688 close_done:
689 fclose(fp);
690 done:
691 ;
692 } else {
693 /* "Real" instruction */
694
695 /* Check to see if we need an address-size prefix */
696 add_asp(instruction, bits);
697
698 m = find_match(&temp, instruction, data.segment, data.offset, bits);
699
700 if (m == MOK_GOOD) {
701 /* Matches! */
702 int64_t insn_size = calcsize(data.segment, data.offset,
703 bits, instruction, temp);
704 itimes = instruction->times;
705 if (insn_size < 0) /* shouldn't be, on pass two */
706 nasm_panic(0, "errors made it through from pass one");
707
708 data.itemp = temp;
709 data.bits = bits;
710
711 while (itimes--) {
712 data.insoffs = 0;
713 data.inslen = insn_size;
714
715 gencode(&data, instruction);
716 nasm_assert(data.insoffs == insn_size);
717
718 if (itimes > 0 && itimes == instruction->times - 1) {
719 lfmt->set_offset(data.offset);
H. Peter Anvin172b8402016-02-18 01:16:18 -0800720 lfmt->uplevel(LIST_TIMES);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400721 }
722 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700723 if (instruction->times > 1)
724 lfmt->downlevel(LIST_TIMES);
725 } else {
726 /* No match */
727 switch (m) {
728 case MERR_OPSIZEMISSING:
729 nasm_error(ERR_NONFATAL, "operation size not specified");
730 break;
731 case MERR_OPSIZEMISMATCH:
732 nasm_error(ERR_NONFATAL, "mismatch in operand sizes");
733 break;
734 case MERR_BRNUMMISMATCH:
735 nasm_error(ERR_NONFATAL,
736 "mismatch in the number of broadcasting elements");
737 break;
738 case MERR_BADCPU:
739 nasm_error(ERR_NONFATAL, "no instruction for this cpu level");
740 break;
741 case MERR_BADMODE:
742 nasm_error(ERR_NONFATAL, "instruction not supported in %d-bit mode",
743 bits);
744 break;
745 case MERR_ENCMISMATCH:
746 nasm_error(ERR_NONFATAL, "specific encoding scheme not available");
747 break;
748 case MERR_BADBND:
749 nasm_error(ERR_NONFATAL, "bnd prefix is not allowed");
750 break;
751 case MERR_BADREPNE:
752 nasm_error(ERR_NONFATAL, "%s prefix is not allowed",
753 (has_prefix(instruction, PPS_REP, P_REPNE) ?
754 "repne" : "repnz"));
755 break;
756 default:
757 nasm_error(ERR_NONFATAL,
758 "invalid combination of opcode and operands");
759 break;
760 }
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400761 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000762 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700763 return data.offset - start;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000764}
765
Cyrill Gorcunov08359152013-11-09 22:16:11 +0400766int64_t insn_size(int32_t segment, int64_t offset, int bits, iflag_t cp,
H. Peter Anvin215186f2016-02-17 20:27:41 -0800767 insn * instruction)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000768{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000769 const struct itemplate *temp;
H. Peter Anvin23595f52009-07-25 17:44:25 -0700770 enum match_result m;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000771
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000772 cpu = cp;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000773
Cyrill Gorcunov37575242009-08-16 12:00:01 +0400774 if (instruction->opcode == I_none)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000775 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000776
H. Peter Anvincfbe7c32007-09-18 17:49:09 -0700777 if (instruction->opcode == I_DB || instruction->opcode == I_DW ||
778 instruction->opcode == I_DD || instruction->opcode == I_DQ ||
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400779 instruction->opcode == I_DT || instruction->opcode == I_DO ||
780 instruction->opcode == I_DY) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000781 extop *e;
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300782 int32_t isize, osize, wsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000783
H. Peter Anvine2c80182005-01-15 22:15:51 +0000784 isize = 0;
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300785 wsize = idata_bytes(instruction->opcode);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000786
Cyrill Gorcunova92a3a52009-07-27 22:33:59 +0400787 list_for_each(e, instruction->eops) {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000788 int32_t align;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000789
H. Peter Anvine2c80182005-01-15 22:15:51 +0000790 osize = 0;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400791 if (e->type == EOT_DB_NUMBER) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000792 osize = 1;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400793 warn_overflow_const(e->offset, wsize);
794 } else if (e->type == EOT_DB_STRING ||
795 e->type == EOT_DB_STRING_FREE)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000796 osize = e->stringlen;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000797
H. Peter Anvine2c80182005-01-15 22:15:51 +0000798 align = (-osize) % wsize;
799 if (align < 0)
800 align += wsize;
801 isize += osize + align;
802 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700803 return isize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000804 }
805
H. Peter Anvine2c80182005-01-15 22:15:51 +0000806 if (instruction->opcode == I_INCBIN) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400807 const char *fname = instruction->eops->stringval;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000808 FILE *fp;
Cyrill Gorcunov6531d6d2009-12-05 14:04:55 +0300809 int64_t val = 0;
H. Peter Anvina77692b2016-09-20 14:04:33 -0700810 off_t len;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000811
H. Peter Anvin3e83cec2016-05-25 04:28:46 -0700812 fp = nasm_open_read(fname, NF_BINARY);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400813 if (!fp)
H. Peter Anvin215186f2016-02-17 20:27:41 -0800814 nasm_error(ERR_NONFATAL, "`incbin': unable to open file `%s'",
H. Peter Anvine2c80182005-01-15 22:15:51 +0000815 fname);
816 else if (fseek(fp, 0L, SEEK_END) < 0)
H. Peter Anvin215186f2016-02-17 20:27:41 -0800817 nasm_error(ERR_NONFATAL, "`incbin': unable to seek on file `%s'",
H. Peter Anvine2c80182005-01-15 22:15:51 +0000818 fname);
819 else {
820 len = ftell(fp);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000821 if (instruction->eops->next) {
H. Peter Anvina77692b2016-09-20 14:04:33 -0700822 if (len <= (off_t)instruction->eops->next->offset) {
823 len = 0;
824 } else {
825 len -= instruction->eops->next->offset;
826 if (instruction->eops->next->next &&
827 len > (off_t)instruction->eops->next->next->offset) {
828 len = (off_t)instruction->eops->next->next->offset;
829 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000830 }
831 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700832 val = len;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000833 }
Cyrill Gorcunov6531d6d2009-12-05 14:04:55 +0300834 if (fp)
835 fclose(fp);
836 return val;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000837 }
838
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700839 /* Check to see if we need an address-size prefix */
840 add_asp(instruction, bits);
841
H. Peter Anvin23595f52009-07-25 17:44:25 -0700842 m = find_match(&temp, instruction, segment, offset, bits);
843 if (m == MOK_GOOD) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400844 /* we've matched an instruction. */
H. Peter Anvina77692b2016-09-20 14:04:33 -0700845 return calcsize(segment, offset, bits, instruction, temp);
H. Peter Anvin23595f52009-07-25 17:44:25 -0700846 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400847 return -1; /* didn't match any instruction */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000848 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000849}
850
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800851static void bad_hle_warn(const insn * ins, uint8_t hleok)
852{
853 enum prefixes rep_pfx = ins->prefixes[PPS_REP];
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800854 enum whatwarn { w_none, w_lock, w_inval } ww;
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800855 static const enum whatwarn warn[2][4] =
856 {
857 { w_inval, w_inval, w_none, w_lock }, /* XACQUIRE */
858 { w_inval, w_none, w_none, w_lock }, /* XRELEASE */
859 };
860 unsigned int n;
861
862 n = (unsigned int)rep_pfx - P_XACQUIRE;
863 if (n > 1)
864 return; /* Not XACQUIRE/XRELEASE */
865
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800866 ww = warn[n][hleok];
867 if (!is_class(MEMORY, ins->oprs[0].type))
868 ww = w_inval; /* HLE requires operand 0 to be memory */
869
870 switch (ww) {
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800871 case w_none:
872 break;
873
874 case w_lock:
875 if (ins->prefixes[PPS_LOCK] != P_LOCK) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800876 nasm_error(ERR_WARNING | ERR_WARN_HLE | ERR_PASS2,
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800877 "%s with this instruction requires lock",
878 prefix_name(rep_pfx));
879 }
880 break;
881
882 case w_inval:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800883 nasm_error(ERR_WARNING | ERR_WARN_HLE | ERR_PASS2,
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800884 "%s invalid with this instruction",
885 prefix_name(rep_pfx));
886 break;
887 }
888}
889
H. Peter Anvin507ae032008-10-09 15:37:10 -0700890/* Common construct */
Cyrill Gorcunov62576a02012-12-02 02:47:16 +0400891#define case3(x) case (x): case (x)+1: case (x)+2
892#define case4(x) case3(x): case (x)+3
H. Peter Anvin507ae032008-10-09 15:37:10 -0700893
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800894static int64_t calcsize(int32_t segment, int64_t offset, int bits,
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800895 insn * ins, const struct itemplate *temp)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000896{
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800897 const uint8_t *codes = temp->code;
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800898 int64_t length = 0;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000899 uint8_t c;
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000900 int rex_mask = ~0;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700901 int op1, op2;
H. Peter Anvin839eca22007-10-29 23:12:47 -0700902 struct operand *opx;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700903 uint8_t opex = 0;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700904 enum ea_type eat;
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800905 uint8_t hleok = 0;
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800906 bool lockcheck = true;
Jin Kyu Song164d6072013-10-15 19:10:13 -0700907 enum reg_enum mib_index = R_none; /* For a separate index MIB reg form */
H. Peter Anvineba20a72002-04-30 20:53:55 +0000908
H. Peter Anvine3917fc2007-11-01 14:53:32 -0700909 ins->rex = 0; /* Ensure REX is reset */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700910 eat = EA_SCALAR; /* Expect a scalar EA */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700911 memset(ins->evex_p, 0, 3); /* Ensure EVEX is reset */
H. Peter Anvine3917fc2007-11-01 14:53:32 -0700912
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700913 if (ins->prefixes[PPS_OSIZE] == P_O64)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400914 ins->rex |= REX_W;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700915
H. Peter Anvine2c80182005-01-15 22:15:51 +0000916 (void)segment; /* Don't warn that this parameter is unused */
917 (void)offset; /* Don't warn that this parameter is unused */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000918
H. Peter Anvin839eca22007-10-29 23:12:47 -0700919 while (*codes) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400920 c = *codes++;
921 op1 = (c & 3) + ((opex & 1) << 2);
922 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
923 opx = &ins->oprs[op1];
924 opex = 0; /* For the next iteration */
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700925
H. Peter Anvin839eca22007-10-29 23:12:47 -0700926 switch (c) {
Cyrill Gorcunov59df4212012-12-02 02:51:18 +0400927 case4(01):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000928 codes += c, length += c;
929 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700930
Cyrill Gorcunov59df4212012-12-02 02:51:18 +0400931 case3(05):
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400932 opex = c;
933 break;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700934
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400935 case4(010):
936 ins->rex |=
937 op_rexflags(opx, REX_B|REX_H|REX_P|REX_W);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000938 codes++, length++;
939 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700940
Jin Kyu Song164d6072013-10-15 19:10:13 -0700941 case4(014):
942 /* this is an index reg of MIB operand */
943 mib_index = opx->basereg;
944 break;
945
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400946 case4(020):
947 case4(024):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000948 length++;
949 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700950
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400951 case4(030):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000952 length += 2;
953 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700954
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400955 case4(034):
H. Peter Anvin839eca22007-10-29 23:12:47 -0700956 if (opx->type & (BITS16 | BITS32 | BITS64))
957 length += (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000958 else
959 length += (bits == 16) ? 2 : 4;
960 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700961
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400962 case4(040):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000963 length += 4;
964 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700965
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400966 case4(044):
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700967 length += ins->addr_size >> 3;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000968 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700969
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400970 case4(050):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000971 length++;
972 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700973
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400974 case4(054):
Keith Kaniosb7a89542007-04-12 02:40:54 +0000975 length += 8; /* MOV reg64/imm */
976 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700977
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400978 case4(060):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000979 length += 2;
980 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700981
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400982 case4(064):
H. Peter Anvin839eca22007-10-29 23:12:47 -0700983 if (opx->type & (BITS16 | BITS32 | BITS64))
984 length += (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000985 else
986 length += (bits == 16) ? 2 : 4;
987 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700988
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400989 case4(070):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000990 length += 4;
991 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700992
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400993 case4(074):
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700994 length += 2;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000995 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700996
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400997 case 0172:
998 case 0173:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400999 codes++;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001000 length++;
1001 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001002
H. Peter Anvincffe61e2011-07-07 17:21:24 -07001003 case4(0174):
1004 length++;
1005 break;
1006
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001007 case4(0240):
1008 ins->rex |= REX_EV;
1009 ins->vexreg = regval(opx);
1010 ins->evex_p[2] |= op_evexflags(opx, EVEX_P2VP, 2); /* High-16 NDS */
1011 ins->vex_cm = *codes++;
1012 ins->vex_wlp = *codes++;
1013 ins->evex_tuple = (*codes++ - 0300);
1014 break;
1015
1016 case 0250:
1017 ins->rex |= REX_EV;
1018 ins->vexreg = 0;
1019 ins->vex_cm = *codes++;
1020 ins->vex_wlp = *codes++;
1021 ins->evex_tuple = (*codes++ - 0300);
1022 break;
1023
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001024 case4(0254):
1025 length += 4;
1026 break;
1027
1028 case4(0260):
1029 ins->rex |= REX_V;
H. Peter Anvinfc561202011-07-07 16:58:22 -07001030 ins->vexreg = regval(opx);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001031 ins->vex_cm = *codes++;
1032 ins->vex_wlp = *codes++;
1033 break;
1034
1035 case 0270:
1036 ins->rex |= REX_V;
H. Peter Anvinfc561202011-07-07 16:58:22 -07001037 ins->vexreg = 0;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001038 ins->vex_cm = *codes++;
1039 ins->vex_wlp = *codes++;
1040 break;
1041
Cyrill Gorcunov59df4212012-12-02 02:51:18 +04001042 case3(0271):
H. Peter Anvin574784d2012-02-25 22:33:46 -08001043 hleok = c & 3;
1044 break;
1045
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001046 case4(0274):
1047 length++;
1048 break;
1049
1050 case4(0300):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001051 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001052
H. Peter Anvine2c80182005-01-15 22:15:51 +00001053 case 0310:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001054 if (bits == 64)
1055 return -1;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001056 length += (bits != 16) && !has_prefix(ins, PPS_ASIZE, P_A16);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001057 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001058
H. Peter Anvine2c80182005-01-15 22:15:51 +00001059 case 0311:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001060 length += (bits != 32) && !has_prefix(ins, PPS_ASIZE, P_A32);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001061 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001062
H. Peter Anvine2c80182005-01-15 22:15:51 +00001063 case 0312:
H. Peter Anvin70653092007-10-19 14:42:29 -07001064 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001065
Keith Kaniosb7a89542007-04-12 02:40:54 +00001066 case 0313:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001067 if (bits != 64 || has_prefix(ins, PPS_ASIZE, P_A16) ||
1068 has_prefix(ins, PPS_ASIZE, P_A32))
1069 return -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001070 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001071
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001072 case4(0314):
1073 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001074
H. Peter Anvine2c80182005-01-15 22:15:51 +00001075 case 0320:
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001076 {
1077 enum prefixes pfx = ins->prefixes[PPS_OSIZE];
1078 if (pfx == P_O16)
1079 break;
1080 if (pfx != P_none)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001081 nasm_error(ERR_WARNING | ERR_PASS2, "invalid operand size prefix");
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001082 else
1083 ins->prefixes[PPS_OSIZE] = P_O16;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001084 break;
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001085 }
H. Peter Anvin507ae032008-10-09 15:37:10 -07001086
H. Peter Anvine2c80182005-01-15 22:15:51 +00001087 case 0321:
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001088 {
1089 enum prefixes pfx = ins->prefixes[PPS_OSIZE];
1090 if (pfx == P_O32)
1091 break;
1092 if (pfx != P_none)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001093 nasm_error(ERR_WARNING | ERR_PASS2, "invalid operand size prefix");
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001094 else
1095 ins->prefixes[PPS_OSIZE] = P_O32;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001096 break;
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001097 }
H. Peter Anvin507ae032008-10-09 15:37:10 -07001098
H. Peter Anvine2c80182005-01-15 22:15:51 +00001099 case 0322:
1100 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001101
Keith Kaniosb7a89542007-04-12 02:40:54 +00001102 case 0323:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001103 rex_mask &= ~REX_W;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001104 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001105
Keith Kaniosb7a89542007-04-12 02:40:54 +00001106 case 0324:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001107 ins->rex |= REX_W;
H. Peter Anvin8d7316a2007-04-18 02:27:18 +00001108 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001109
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001110 case 0325:
1111 ins->rex |= REX_NH;
1112 break;
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001113
Ben Rudiak-Gouldd7ab1f92013-02-20 23:25:54 +04001114 case 0326:
1115 break;
1116
H. Peter Anvine2c80182005-01-15 22:15:51 +00001117 case 0330:
1118 codes++, length++;
1119 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001120
H. Peter Anvine2c80182005-01-15 22:15:51 +00001121 case 0331:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001122 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001123
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001124 case 0332:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001125 case 0333:
1126 length++;
1127 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001128
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001129 case 0334:
1130 ins->rex |= REX_L;
1131 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001132
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001133 case 0335:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001134 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001135
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001136 case 0336:
H. Peter Anvin10da41e2012-02-24 20:57:04 -08001137 if (!ins->prefixes[PPS_REP])
1138 ins->prefixes[PPS_REP] = P_REP;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001139 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001140
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001141 case 0337:
H. Peter Anvin10da41e2012-02-24 20:57:04 -08001142 if (!ins->prefixes[PPS_REP])
1143 ins->prefixes[PPS_REP] = P_REPNE;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001144 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001145
H. Peter Anvine2c80182005-01-15 22:15:51 +00001146 case 0340:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001147 if (ins->oprs[0].segment != NO_SEG)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001148 nasm_error(ERR_NONFATAL, "attempt to reserve non-constant"
H. Peter Anvine2c80182005-01-15 22:15:51 +00001149 " quantity of BSS space");
1150 else
H. Peter Anvin428fd672007-11-15 10:25:52 -08001151 length += ins->oprs[0].offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001152 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001153
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001154 case 0341:
1155 if (!ins->prefixes[PPS_WAIT])
1156 ins->prefixes[PPS_WAIT] = P_WAIT;
1157 break;
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001158
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001159 case 0360:
1160 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001161
Ben Rudiak-Gould94ba02f2013-03-10 21:46:12 +04001162 case 0361:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001163 length++;
1164 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001165
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001166 case 0364:
1167 case 0365:
1168 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001169
Keith Kanios48af1772007-08-17 07:37:52 +00001170 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001171 case 0367:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001172 length++;
1173 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001174
Jin Kyu Songb4e1ae12013-11-08 13:31:58 -08001175 case 0370:
1176 case 0371:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001177 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001178
H. Peter Anvine2c80182005-01-15 22:15:51 +00001179 case 0373:
1180 length++;
1181 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001182
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07001183 case 0374:
1184 eat = EA_XMMVSIB;
1185 break;
1186
1187 case 0375:
1188 eat = EA_YMMVSIB;
1189 break;
1190
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001191 case 0376:
1192 eat = EA_ZMMVSIB;
1193 break;
1194
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001195 case4(0100):
1196 case4(0110):
1197 case4(0120):
1198 case4(0130):
1199 case4(0200):
1200 case4(0204):
1201 case4(0210):
1202 case4(0214):
1203 case4(0220):
1204 case4(0224):
1205 case4(0230):
1206 case4(0234):
1207 {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001208 ea ea_data;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001209 int rfield;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001210 opflags_t rflags;
1211 struct operand *opy = &ins->oprs[op2];
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07001212 struct operand *op_er_sae;
H. Peter Anvinae64c9d2008-10-25 00:41:00 -07001213
Keith Kaniosb7a89542007-04-12 02:40:54 +00001214 ea_data.rex = 0; /* Ensure ea.REX is initially 0 */
H. Peter Anvin70653092007-10-19 14:42:29 -07001215
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001216 if (c <= 0177) {
1217 /* pick rfield from operand b (opx) */
1218 rflags = regflag(opx);
1219 rfield = nasm_regvals[opx->basereg];
1220 } else {
1221 rflags = 0;
1222 rfield = c & 7;
1223 }
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001224
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07001225 /* EVEX.b1 : evex_brerop contains the operand position */
1226 op_er_sae = (ins->evex_brerop >= 0 ?
1227 &ins->oprs[ins->evex_brerop] : NULL);
1228
Jin Kyu Songc47ef942013-08-30 18:10:35 -07001229 if (op_er_sae && (op_er_sae->decoflags & (ER | SAE))) {
1230 /* set EVEX.b */
1231 ins->evex_p[2] |= EVEX_P2B;
1232 if (op_er_sae->decoflags & ER) {
1233 /* set EVEX.RC (rounding control) */
1234 ins->evex_p[2] |= ((ins->evex_rm - BRC_RN) << 5)
1235 & EVEX_P2RC;
1236 }
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001237 } else {
1238 /* set EVEX.L'L (vector length) */
1239 ins->evex_p[2] |= ((ins->vex_wlp << (5 - 2)) & EVEX_P2LL);
Jin Kyu Song5f3bfee2013-11-20 15:32:52 -08001240 ins->evex_p[1] |= ((ins->vex_wlp << (7 - 4)) & EVEX_P1W);
Jin Kyu Songc47ef942013-08-30 18:10:35 -07001241 if (opy->decoflags & BRDCAST_MASK) {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001242 /* set EVEX.b */
1243 ins->evex_p[2] |= EVEX_P2B;
1244 }
1245 }
1246
Jin Kyu Song4360ba22013-12-10 16:24:45 -08001247 if (itemp_has(temp, IF_MIB)) {
1248 opy->eaflags |= EAF_MIB;
1249 /*
1250 * if a separate form of MIB (ICC style) is used,
1251 * the index reg info is merged into mem operand
1252 */
1253 if (mib_index != R_none) {
1254 opy->indexreg = mib_index;
1255 opy->scale = 1;
1256 opy->hintbase = mib_index;
1257 opy->hinttype = EAH_NOTBASE;
1258 }
Jin Kyu Song3b653232013-11-08 11:41:12 -08001259 }
1260
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001261 if (process_ea(opy, &ea_data, bits,
1262 rfield, rflags, ins) != eat) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001263 nasm_error(ERR_NONFATAL, "invalid effective address");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001264 return -1;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001265 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001266 ins->rex |= ea_data.rex;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001267 length += ea_data.size;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001268 }
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001269 }
1270 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001271
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001272 default:
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001273 nasm_panic(0, "internal instruction table corrupt"
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001274 ": instruction code \\%o (0x%02X) given", c, c);
1275 break;
1276 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001277 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001278
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001279 ins->rex &= rex_mask;
H. Peter Anvin70653092007-10-19 14:42:29 -07001280
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001281 if (ins->rex & REX_NH) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001282 if (ins->rex & REX_H) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001283 nasm_error(ERR_NONFATAL, "instruction cannot use high registers");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001284 return -1;
1285 }
1286 ins->rex &= ~REX_P; /* Don't force REX prefix due to high reg */
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001287 }
1288
H. Peter Anvin621a69a2013-11-28 12:11:24 -08001289 switch (ins->prefixes[PPS_VEX]) {
1290 case P_EVEX:
1291 if (!(ins->rex & REX_EV))
1292 return -1;
1293 break;
1294 case P_VEX3:
1295 case P_VEX2:
1296 if (!(ins->rex & REX_V))
1297 return -1;
1298 break;
1299 default:
1300 break;
1301 }
1302
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001303 if (ins->rex & (REX_V | REX_EV)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001304 int bad32 = REX_R|REX_W|REX_X|REX_B;
H. Peter Anvind85d2502008-05-04 17:53:31 -07001305
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001306 if (ins->rex & REX_H) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001307 nasm_error(ERR_NONFATAL, "cannot use high register in AVX instruction");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001308 return -1;
1309 }
H. Peter Anvin421059c2010-08-16 14:56:33 -07001310 switch (ins->vex_wlp & 060) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001311 case 000:
H. Peter Anvin229fa6c2010-08-16 15:21:48 -07001312 case 040:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001313 ins->rex &= ~REX_W;
1314 break;
H. Peter Anvin229fa6c2010-08-16 15:21:48 -07001315 case 020:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001316 ins->rex |= REX_W;
1317 bad32 &= ~REX_W;
1318 break;
H. Peter Anvin421059c2010-08-16 14:56:33 -07001319 case 060:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001320 /* Follow REX_W */
1321 break;
1322 }
H. Peter Anvind85d2502008-05-04 17:53:31 -07001323
H. Peter Anvinfc561202011-07-07 16:58:22 -07001324 if (bits != 64 && ((ins->rex & bad32) || ins->vexreg > 7)) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001325 nasm_error(ERR_NONFATAL, "invalid operands in non-64-bit mode");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001326 return -1;
Jin Kyu Song66c61922013-08-26 20:28:43 -07001327 } else if (!(ins->rex & REX_EV) &&
1328 ((ins->vexreg > 15) || (ins->evex_p[0] & 0xf0))) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001329 nasm_error(ERR_NONFATAL, "invalid high-16 register in non-AVX-512");
Jin Kyu Song66c61922013-08-26 20:28:43 -07001330 return -1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001331 }
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001332 if (ins->rex & REX_EV)
1333 length += 4;
H. Peter Anvin621a69a2013-11-28 12:11:24 -08001334 else if (ins->vex_cm != 1 || (ins->rex & (REX_W|REX_X|REX_B)) ||
1335 ins->prefixes[PPS_VEX] == P_VEX3)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001336 length += 3;
1337 else
1338 length += 2;
Cyrill Gorcunov5b144752014-05-06 01:50:22 +04001339 } else if (ins->rex & REX_MASK) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001340 if (ins->rex & REX_H) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001341 nasm_error(ERR_NONFATAL, "cannot use high register in rex instruction");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001342 return -1;
1343 } else if (bits == 64) {
1344 length++;
1345 } else if ((ins->rex & REX_L) &&
1346 !(ins->rex & (REX_P|REX_W|REX_X|REX_B)) &&
Cyrill Gorcunov08359152013-11-09 22:16:11 +04001347 iflag_ffs(&cpu) >= IF_X86_64) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001348 /* LOCK-as-REX.R */
H. Peter Anvin10da41e2012-02-24 20:57:04 -08001349 assert_no_prefix(ins, PPS_LOCK);
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001350 lockcheck = false; /* Already errored, no need for warning */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001351 length++;
1352 } else {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001353 nasm_error(ERR_NONFATAL, "invalid operands in non-64-bit mode");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001354 return -1;
1355 }
Keith Kaniosb7a89542007-04-12 02:40:54 +00001356 }
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001357
1358 if (has_prefix(ins, PPS_LOCK, P_LOCK) && lockcheck &&
Cyrill Gorcunov08359152013-11-09 22:16:11 +04001359 (!itemp_has(temp,IF_LOCK) || !is_class(MEMORY, ins->oprs[0].type))) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001360 nasm_error(ERR_WARNING | ERR_WARN_LOCK | ERR_PASS2 ,
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001361 "instruction is not lockable");
1362 }
1363
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -08001364 bad_hle_warn(ins, hleok);
Keith Kaniosb7a89542007-04-12 02:40:54 +00001365
Jin Kyu Songb287ff02013-12-04 20:05:55 -08001366 /*
1367 * when BND prefix is set by DEFAULT directive,
1368 * BND prefix is added to every appropriate instruction line
1369 * unless it is overridden by NOBND prefix.
1370 */
1371 if (globalbnd &&
1372 (itemp_has(temp, IF_BND) && !has_prefix(ins, PPS_REP, P_NOBND)))
1373 ins->prefixes[PPS_REP] = P_BND;
1374
H. Peter Anvina77692b2016-09-20 14:04:33 -07001375 /*
1376 * Add length of legacy prefixes
1377 */
1378 length += emit_prefix(NULL, bits, ins);
1379
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001380 return length;
1381}
Keith Kaniosb7a89542007-04-12 02:40:54 +00001382
H. Peter Anvina77692b2016-09-20 14:04:33 -07001383static inline void emit_rex(struct out_data *data, insn *ins)
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001384{
H. Peter Anvina77692b2016-09-20 14:04:33 -07001385 if (data->bits == 64) {
H. Peter Anvin89f78f52014-05-21 08:30:40 -07001386 if ((ins->rex & REX_MASK) &&
H. Peter Anvin0a9250c2014-05-21 08:19:16 -07001387 !(ins->rex & (REX_V | REX_EV)) &&
1388 !ins->rex_done) {
H. Peter Anvina77692b2016-09-20 14:04:33 -07001389 uint8_t rex = (ins->rex & REX_MASK) | REX_P;
1390 out_rawbyte(data, rex);
H. Peter Anvin0a9250c2014-05-21 08:19:16 -07001391 ins->rex_done = true;
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001392 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001393 }
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001394}
1395
H. Peter Anvina77692b2016-09-20 14:04:33 -07001396static int emit_prefix(struct out_data *data, const int bits, insn *ins)
1397{
1398 int bytes = 0;
1399 int j;
1400
1401 for (j = 0; j < MAXPREFIX; j++) {
1402 uint8_t c = 0;
1403 switch (ins->prefixes[j]) {
1404 case P_WAIT:
1405 c = 0x9B;
1406 break;
1407 case P_LOCK:
1408 c = 0xF0;
1409 break;
1410 case P_REPNE:
1411 case P_REPNZ:
1412 case P_XACQUIRE:
1413 case P_BND:
1414 c = 0xF2;
1415 break;
1416 case P_REPE:
1417 case P_REPZ:
1418 case P_REP:
1419 case P_XRELEASE:
1420 c = 0xF3;
1421 break;
1422 case R_CS:
1423 if (bits == 64) {
1424 nasm_error(ERR_WARNING | ERR_PASS2,
1425 "cs segment base generated, but will be ignored in 64-bit mode");
1426 }
1427 c = 0x2E;
1428 break;
1429 case R_DS:
1430 if (bits == 64) {
1431 nasm_error(ERR_WARNING | ERR_PASS2,
1432 "ds segment base generated, but will be ignored in 64-bit mode");
1433 }
1434 c = 0x3E;
1435 break;
1436 case R_ES:
1437 if (bits == 64) {
1438 nasm_error(ERR_WARNING | ERR_PASS2,
1439 "es segment base generated, but will be ignored in 64-bit mode");
1440 }
1441 c = 0x26;
1442 break;
1443 case R_FS:
1444 c = 0x64;
1445 break;
1446 case R_GS:
1447 c = 0x65;
1448 break;
1449 case R_SS:
1450 if (bits == 64) {
1451 nasm_error(ERR_WARNING | ERR_PASS2,
1452 "ss segment base generated, but will be ignored in 64-bit mode");
1453 }
1454 c = 0x36;
1455 break;
1456 case R_SEGR6:
1457 case R_SEGR7:
1458 nasm_error(ERR_NONFATAL,
1459 "segr6 and segr7 cannot be used as prefixes");
1460 break;
1461 case P_A16:
1462 if (bits == 64) {
1463 nasm_error(ERR_NONFATAL,
1464 "16-bit addressing is not supported "
1465 "in 64-bit mode");
1466 } else if (bits != 16)
1467 c = 0x67;
1468 break;
1469 case P_A32:
1470 if (bits != 32)
1471 c = 0x67;
1472 break;
1473 case P_A64:
1474 if (bits != 64) {
1475 nasm_error(ERR_NONFATAL,
1476 "64-bit addressing is only supported "
1477 "in 64-bit mode");
1478 }
1479 break;
1480 case P_ASP:
1481 c = 0x67;
1482 break;
1483 case P_O16:
1484 if (bits != 16)
1485 c = 0x66;
1486 break;
1487 case P_O32:
1488 if (bits == 16)
1489 c = 0x66;
1490 break;
1491 case P_O64:
1492 /* REX.W */
1493 break;
1494 case P_OSP:
1495 c = 0x66;
1496 break;
1497 case P_EVEX:
1498 case P_VEX3:
1499 case P_VEX2:
1500 case P_NOBND:
1501 case P_none:
1502 break;
1503 default:
1504 nasm_panic(0, "invalid instruction prefix");
1505 }
1506 if (c) {
1507 if (data)
1508 out_rawbyte(data, c);
1509 bytes++;
1510 }
1511 }
1512 return bytes;
1513}
1514
1515static void gencode(struct out_data *data, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001516{
Keith Kaniosb7a89542007-04-12 02:40:54 +00001517 uint8_t c;
1518 uint8_t bytes[4];
Charles Crayne1f8bc4c2007-11-06 18:27:23 -08001519 int64_t size;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001520 int op1, op2;
H. Peter Anvin839eca22007-10-29 23:12:47 -07001521 struct operand *opx;
H. Peter Anvina77692b2016-09-20 14:04:33 -07001522 const uint8_t *codes = data->itemp->code;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001523 uint8_t opex = 0;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07001524 enum ea_type eat = EA_SCALAR;
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001525 int r;
H. Peter Anvina77692b2016-09-20 14:04:33 -07001526 const int bits = data->bits;
H. Peter Anvin70653092007-10-19 14:42:29 -07001527
H. Peter Anvin0a9250c2014-05-21 08:19:16 -07001528 ins->rex_done = false;
1529
H. Peter Anvina77692b2016-09-20 14:04:33 -07001530 emit_prefix(data, bits, ins);
1531
H. Peter Anvin839eca22007-10-29 23:12:47 -07001532 while (*codes) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001533 c = *codes++;
1534 op1 = (c & 3) + ((opex & 1) << 2);
1535 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
1536 opx = &ins->oprs[op1];
1537 opex = 0; /* For the next iteration */
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001538
H. Peter Anvina77692b2016-09-20 14:04:33 -07001539
H. Peter Anvin839eca22007-10-29 23:12:47 -07001540 switch (c) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001541 case 01:
1542 case 02:
1543 case 03:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001544 case 04:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001545 emit_rex(data, ins);
1546 out_rawdata(data, codes, c);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001547 codes += c;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001548 break;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001549
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001550 case 05:
1551 case 06:
1552 case 07:
1553 opex = c;
1554 break;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001555
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001556 case4(010):
H. Peter Anvina77692b2016-09-20 14:04:33 -07001557 emit_rex(data, ins);
1558 out_rawbyte(data, *codes++ + (regval(opx) & 7));
H. Peter Anvine2c80182005-01-15 22:15:51 +00001559 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001560
Jin Kyu Song164d6072013-10-15 19:10:13 -07001561 case4(014):
1562 break;
1563
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001564 case4(020):
H. Peter Anvina77692b2016-09-20 14:04:33 -07001565 if (opx->offset < -256 || opx->offset > 255)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001566 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001567 "byte value exceeds bounds");
H. Peter Anvina77692b2016-09-20 14:04:33 -07001568 out_imm(data, opx, 1, OUT_WRAP);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001569 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001570
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001571 case4(024):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001572 if (opx->offset < 0 || opx->offset > 255)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001573 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001574 "unsigned byte value exceeds bounds");
H. Peter Anvina77692b2016-09-20 14:04:33 -07001575 out_imm(data, opx, 1, OUT_UNSIGNED);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001576 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001577
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001578 case4(030):
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001579 warn_overflow_opd(opx, 2);
H. Peter Anvina77692b2016-09-20 14:04:33 -07001580 out_imm(data, opx, 2, OUT_WRAP);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001581 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001582
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001583 case4(034):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001584 if (opx->type & (BITS16 | BITS32))
1585 size = (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001586 else
1587 size = (bits == 16) ? 2 : 4;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001588 warn_overflow_opd(opx, size);
H. Peter Anvina77692b2016-09-20 14:04:33 -07001589 out_imm(data, opx, size, OUT_WRAP);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001590 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001591
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001592 case4(040):
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001593 warn_overflow_opd(opx, 4);
H. Peter Anvina77692b2016-09-20 14:04:33 -07001594 out_imm(data, opx, 4, OUT_WRAP);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001595 break;
H. Peter Anvin3ba46772002-05-27 23:19:35 +00001596
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001597 case4(044):
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001598 size = ins->addr_size >> 3;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001599 warn_overflow_opd(opx, size);
H. Peter Anvina77692b2016-09-20 14:04:33 -07001600 out_imm(data, opx, size, OUT_WRAP);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001601 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001602
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001603 case4(050):
H. Peter Anvina77692b2016-09-20 14:04:33 -07001604 if (opx->segment == data->segment) {
1605 int64_t delta = opx->offset - data->offset
1606 - (data->inslen - data->insoffs);
1607 if (delta > 127 || delta < -128)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001608 nasm_error(ERR_NONFATAL, "short jump is out of range");
H. Peter Anvinfea84d72010-05-06 15:32:20 -07001609 }
H. Peter Anvina77692b2016-09-20 14:04:33 -07001610 out_reladdr(data, opx, 1);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001611 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001612
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001613 case4(054):
H. Peter Anvina77692b2016-09-20 14:04:33 -07001614 out_imm(data, opx, 8, OUT_WRAP);
Keith Kaniosb7a89542007-04-12 02:40:54 +00001615 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001616
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001617 case4(060):
H. Peter Anvina77692b2016-09-20 14:04:33 -07001618 out_reladdr(data, opx, 2);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001619 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001620
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001621 case4(064):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001622 if (opx->type & (BITS16 | BITS32 | BITS64))
1623 size = (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001624 else
1625 size = (bits == 16) ? 2 : 4;
H. Peter Anvina77692b2016-09-20 14:04:33 -07001626
1627 out_reladdr(data, opx, size);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001628 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001629
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001630 case4(070):
H. Peter Anvina77692b2016-09-20 14:04:33 -07001631 out_reladdr(data, opx, 4);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001632 break;
H. Peter Anvinaf535c12002-04-30 20:59:21 +00001633
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001634 case4(074):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001635 if (opx->segment == NO_SEG)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001636 nasm_error(ERR_NONFATAL, "value referenced by FAR is not"
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001637 " relocatable");
H. Peter Anvina77692b2016-09-20 14:04:33 -07001638 out_segment(data, opx);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001639 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001640
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001641 case 0172:
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001642 {
1643 int mask = ins->prefixes[PPS_VEX] == P_EVEX ? 7 : 15;
1644 const struct operand *opy;
1645
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001646 c = *codes++;
1647 opx = &ins->oprs[c >> 3];
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001648 opy = &ins->oprs[c & 7];
1649 if (opy->segment != NO_SEG || opy->wrt != NO_SEG) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001650 nasm_error(ERR_NONFATAL,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001651 "non-absolute expression not permitted as argument %d",
1652 c & 7);
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001653 } else if (opy->offset & ~mask) {
1654 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
1655 "is4 argument exceeds bounds");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001656 }
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001657 c = opy->offset & mask;
1658 goto emit_is4;
1659 }
H. Peter Anvind85d2502008-05-04 17:53:31 -07001660
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001661 case 0173:
1662 c = *codes++;
1663 opx = &ins->oprs[c >> 4];
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001664 c &= 15;
1665 goto emit_is4;
H. Peter Anvind58656f2008-05-06 20:11:14 -07001666
H. Peter Anvincffe61e2011-07-07 17:21:24 -07001667 case4(0174):
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001668 c = 0;
1669 emit_is4:
1670 r = nasm_regvals[opx->basereg];
1671 out_rawbyte(data, (r << 4) | ((r & 0x10) >> 1) | c);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001672 break;
H. Peter Anvin52dc3532008-05-20 19:29:04 -07001673
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001674 case4(0254):
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001675 if (opx->wrt == NO_SEG && opx->segment == NO_SEG &&
H. Peter Anvina77692b2016-09-20 14:04:33 -07001676 (int32_t)opx->offset != (int64_t)opx->offset) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001677 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001678 "signed dword immediate exceeds bounds");
1679 }
H. Peter Anvina77692b2016-09-20 14:04:33 -07001680 out_imm(data, opx, 4, OUT_SIGNED);
H. Peter Anvin588df782008-10-07 10:05:10 -07001681 break;
1682
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001683 case4(0240):
1684 case 0250:
1685 codes += 3;
1686 ins->evex_p[2] |= op_evexflags(&ins->oprs[0],
1687 EVEX_P2Z | EVEX_P2AAA, 2);
1688 ins->evex_p[2] ^= EVEX_P2VP; /* 1's complement */
1689 bytes[0] = 0x62;
1690 /* EVEX.X can be set by either REX or EVEX for different reasons */
Jin Kyu Song1be09ee2013-11-08 01:14:39 -08001691 bytes[1] = ((((ins->rex & 7) << 5) |
1692 (ins->evex_p[0] & (EVEX_P0X | EVEX_P0RP))) ^ 0xf0) |
H. Peter Anvin2c9b6ad2016-05-13 14:42:55 -07001693 (ins->vex_cm & EVEX_P0MM);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001694 bytes[2] = ((ins->rex & REX_W) << (7 - 3)) |
1695 ((~ins->vexreg & 15) << 3) |
1696 (1 << 2) | (ins->vex_wlp & 3);
1697 bytes[3] = ins->evex_p[2];
H. Peter Anvina77692b2016-09-20 14:04:33 -07001698 out_rawdata(data, bytes, 4);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001699 break;
1700
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001701 case4(0260):
1702 case 0270:
1703 codes += 2;
H. Peter Anvin621a69a2013-11-28 12:11:24 -08001704 if (ins->vex_cm != 1 || (ins->rex & (REX_W|REX_X|REX_B)) ||
1705 ins->prefixes[PPS_VEX] == P_VEX3) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001706 bytes[0] = (ins->vex_cm >> 6) ? 0x8f : 0xc4;
1707 bytes[1] = (ins->vex_cm & 31) | ((~ins->rex & 7) << 5);
1708 bytes[2] = ((ins->rex & REX_W) << (7-3)) |
H. Peter Anvinfc561202011-07-07 16:58:22 -07001709 ((~ins->vexreg & 15)<< 3) | (ins->vex_wlp & 07);
H. Peter Anvina77692b2016-09-20 14:04:33 -07001710 out_rawdata(data, bytes, 3);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001711 } else {
1712 bytes[0] = 0xc5;
1713 bytes[1] = ((~ins->rex & REX_R) << (7-2)) |
H. Peter Anvinfc561202011-07-07 16:58:22 -07001714 ((~ins->vexreg & 15) << 3) | (ins->vex_wlp & 07);
H. Peter Anvina77692b2016-09-20 14:04:33 -07001715 out_rawdata(data, bytes, 2);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001716 }
1717 break;
H. Peter Anvind85d2502008-05-04 17:53:31 -07001718
H. Peter Anvine014f352012-02-25 22:35:19 -08001719 case 0271:
1720 case 0272:
1721 case 0273:
H. Peter Anvin8ea22002012-02-25 10:24:24 -08001722 break;
1723
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001724 case4(0274):
1725 {
1726 uint64_t uv, um;
1727 int s;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001728
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001729 if (ins->rex & REX_W)
1730 s = 64;
1731 else if (ins->prefixes[PPS_OSIZE] == P_O16)
1732 s = 16;
1733 else if (ins->prefixes[PPS_OSIZE] == P_O32)
1734 s = 32;
1735 else
1736 s = bits;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001737
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001738 um = (uint64_t)2 << (s-1);
1739 uv = opx->offset;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001740
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001741 if (uv > 127 && uv < (uint64_t)-128 &&
1742 (uv < um-128 || uv > um-1)) {
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04001743 /* If this wasn't explicitly byte-sized, warn as though we
1744 * had fallen through to the imm16/32/64 case.
1745 */
H. Peter Anvin215186f2016-02-17 20:27:41 -08001746 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04001747 "%s value exceeds bounds",
1748 (opx->type & BITS8) ? "signed byte" :
1749 s == 16 ? "word" :
1750 s == 32 ? "dword" :
1751 "signed dword");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001752 }
H. Peter Anvina77692b2016-09-20 14:04:33 -07001753 out_imm(data, opx, 1, OUT_WRAP); /* XXX: OUT_SIGNED? */
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001754 break;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001755 }
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001756
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001757 case4(0300):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001758 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001759
H. Peter Anvine2c80182005-01-15 22:15:51 +00001760 case 0310:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001761 if (bits == 32 && !has_prefix(ins, PPS_ASIZE, P_A16))
1762 out_rawbyte(data, 0x67);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001763 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001764
H. Peter Anvine2c80182005-01-15 22:15:51 +00001765 case 0311:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001766 if (bits != 32 && !has_prefix(ins, PPS_ASIZE, P_A32))
1767 out_rawbyte(data, 0x67);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001768 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001769
H. Peter Anvine2c80182005-01-15 22:15:51 +00001770 case 0312:
1771 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001772
Keith Kaniosb7a89542007-04-12 02:40:54 +00001773 case 0313:
1774 ins->rex = 0;
1775 break;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07001776
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001777 case4(0314):
1778 break;
H. Peter Anvin23440102007-11-12 21:02:33 -08001779
H. Peter Anvine2c80182005-01-15 22:15:51 +00001780 case 0320:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001781 case 0321:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001782 break;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001783
H. Peter Anvine2c80182005-01-15 22:15:51 +00001784 case 0322:
H. Peter Anvin70653092007-10-19 14:42:29 -07001785 case 0323:
1786 break;
1787
Keith Kaniosb7a89542007-04-12 02:40:54 +00001788 case 0324:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001789 ins->rex |= REX_W;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001790 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001791
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001792 case 0325:
1793 break;
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001794
Ben Rudiak-Gouldd7ab1f92013-02-20 23:25:54 +04001795 case 0326:
1796 break;
1797
H. Peter Anvine2c80182005-01-15 22:15:51 +00001798 case 0330:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001799 out_rawbyte(data, *codes++ ^ get_cond_opcode(ins->condition));
H. Peter Anvine2c80182005-01-15 22:15:51 +00001800 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001801
H. Peter Anvine2c80182005-01-15 22:15:51 +00001802 case 0331:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001803 break;
H. Peter Anvinaf535c12002-04-30 20:59:21 +00001804
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001805 case 0332:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001806 case 0333:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001807 out_rawbyte(data, c - 0332 + 0xF2);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001808 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001809
Keith Kanios48af1772007-08-17 07:37:52 +00001810 case 0334:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001811 if (ins->rex & REX_R)
1812 out_rawbyte(data, 0xF0);
Keith Kanios48af1772007-08-17 07:37:52 +00001813 ins->rex &= ~(REX_L|REX_R);
1814 break;
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001815
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001816 case 0335:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001817 break;
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001818
H. Peter Anvin962e3052008-08-28 17:47:16 -07001819 case 0336:
1820 case 0337:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001821 break;
H. Peter Anvin962e3052008-08-28 17:47:16 -07001822
H. Peter Anvine2c80182005-01-15 22:15:51 +00001823 case 0340:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001824 if (ins->oprs[0].segment != NO_SEG)
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001825 nasm_panic(0, "non-constant BSS size in pass two");
H. Peter Anvina77692b2016-09-20 14:04:33 -07001826
1827 out_reserve(data, ins->oprs[0].offset);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001828 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001829
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001830 case 0341:
1831 break;
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001832
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001833 case 0360:
1834 break;
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001835
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001836 case 0361:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001837 out_rawbyte(data, 0x66);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001838 break;
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001839
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001840 case 0364:
1841 case 0365:
1842 break;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001843
Keith Kanios48af1772007-08-17 07:37:52 +00001844 case 0366:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001845 case 0367:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001846 out_rawbyte(data, c - 0366 + 0x66);
Keith Kanios48af1772007-08-17 07:37:52 +00001847 break;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001848
Jin Kyu Song03041092013-10-15 19:38:51 -07001849 case3(0370):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001850 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001851
H. Peter Anvine2c80182005-01-15 22:15:51 +00001852 case 0373:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001853 out_rawbyte(data, bits == 16 ? 3 : 5);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001854 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001855
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07001856 case 0374:
1857 eat = EA_XMMVSIB;
1858 break;
1859
1860 case 0375:
1861 eat = EA_YMMVSIB;
1862 break;
1863
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001864 case 0376:
1865 eat = EA_ZMMVSIB;
1866 break;
1867
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001868 case4(0100):
1869 case4(0110):
1870 case4(0120):
1871 case4(0130):
1872 case4(0200):
1873 case4(0204):
1874 case4(0210):
1875 case4(0214):
1876 case4(0220):
1877 case4(0224):
1878 case4(0230):
1879 case4(0234):
1880 {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001881 ea ea_data;
1882 int rfield;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001883 opflags_t rflags;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001884 uint8_t *p;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001885 struct operand *opy = &ins->oprs[op2];
H. Peter Anvin70653092007-10-19 14:42:29 -07001886
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001887 if (c <= 0177) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001888 /* pick rfield from operand b (opx) */
1889 rflags = regflag(opx);
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001890 rfield = nasm_regvals[opx->basereg];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001891 } else {
1892 /* rfield is constant */
1893 rflags = 0;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001894 rfield = c & 7;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001895 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001896
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001897 if (process_ea(opy, &ea_data, bits,
1898 rfield, rflags, ins) != eat)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001899 nasm_error(ERR_NONFATAL, "invalid effective address");
Charles Crayne7e975552007-11-03 22:06:13 -07001900
H. Peter Anvine2c80182005-01-15 22:15:51 +00001901 p = bytes;
1902 *p++ = ea_data.modrm;
1903 if (ea_data.sib_present)
1904 *p++ = ea_data.sib;
H. Peter Anvina77692b2016-09-20 14:04:33 -07001905 out_rawdata(data, bytes, p - bytes);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001906
Victor van den Elzencf9332c2008-10-01 12:18:28 +02001907 /*
1908 * Make sure the address gets the right offset in case
1909 * the line breaks in the .lst file (BR 1197827)
1910 */
Victor van den Elzencf9332c2008-10-01 12:18:28 +02001911
H. Peter Anvin72bf3fe2013-11-26 20:19:53 -08001912 if (ea_data.bytes) {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001913 /* use compressed displacement, if available */
H. Peter Anvina77692b2016-09-20 14:04:33 -07001914 if (ea_data.disp8) {
1915 out_rawbyte(data, ea_data.disp8);
1916 } else if (ea_data.rip) {
1917 out_reladdr(data, opy, ea_data.bytes);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001918 } else {
H. Peter Anvin72bf3fe2013-11-26 20:19:53 -08001919 int asize = ins->addr_size >> 3;
H. Peter Anvin72bf3fe2013-11-26 20:19:53 -08001920
H. Peter Anvina77692b2016-09-20 14:04:33 -07001921 if (overflow_general(opy->offset, asize) ||
1922 signed_bits(opy->offset, ins->addr_size) !=
1923 signed_bits(opy->offset, ea_data.bytes << 3))
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01001924 warn_overflow(ERR_PASS2, ea_data.bytes);
1925
H. Peter Anvina77692b2016-09-20 14:04:33 -07001926 out_imm(data, opy, ea_data.bytes,
1927 (asize > ea_data.bytes) ? OUT_SIGNED : OUT_UNSIGNED);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001928 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001929 }
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001930 }
1931 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001932
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001933 default:
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001934 nasm_panic(0, "internal instruction table corrupt"
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001935 ": instruction code \\%o (0x%02X) given", c, c);
1936 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001937 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001938 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001939}
1940
H. Peter Anvinf8563f72009-10-13 12:28:14 -07001941static opflags_t regflag(const operand * o)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001942{
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04001943 if (!is_register(o->basereg))
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001944 nasm_panic(0, "invalid operand passed to regflag()");
H. Peter Anvina4835d42008-05-20 14:21:29 -07001945 return nasm_reg_flags[o->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001946}
1947
H. Peter Anvin5b0e3ec2007-07-07 02:01:08 +00001948static int32_t regval(const operand * o)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001949{
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04001950 if (!is_register(o->basereg))
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001951 nasm_panic(0, "invalid operand passed to regval()");
H. Peter Anvina4835d42008-05-20 14:21:29 -07001952 return nasm_regvals[o->basereg];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001953}
1954
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001955static int op_rexflags(const operand * o, int mask)
1956{
H. Peter Anvinf8563f72009-10-13 12:28:14 -07001957 opflags_t flags;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001958 int val;
1959
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04001960 if (!is_register(o->basereg))
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001961 nasm_panic(0, "invalid operand passed to op_rexflags()");
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001962
H. Peter Anvina4835d42008-05-20 14:21:29 -07001963 flags = nasm_reg_flags[o->basereg];
1964 val = nasm_regvals[o->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001965
1966 return rexflags(val, flags, mask);
1967}
1968
H. Peter Anvinf8563f72009-10-13 12:28:14 -07001969static int rexflags(int val, opflags_t flags, int mask)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001970{
1971 int rex = 0;
1972
H. Peter Anvinc6c750c2013-11-08 15:28:19 -08001973 if (val >= 0 && (val & 8))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001974 rex |= REX_B|REX_X|REX_R;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001975 if (flags & BITS64)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001976 rex |= REX_W;
1977 if (!(REG_HIGH & ~flags)) /* AH, CH, DH, BH */
1978 rex |= REX_H;
1979 else if (!(REG8 & ~flags) && val >= 4) /* SPL, BPL, SIL, DIL */
1980 rex |= REX_P;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001981
1982 return rex & mask;
1983}
1984
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001985static int evexflags(int val, decoflags_t deco,
1986 int mask, uint8_t byte)
1987{
1988 int evex = 0;
1989
Jin Kyu Song1be09ee2013-11-08 01:14:39 -08001990 switch (byte) {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001991 case 0:
H. Peter Anvinc6c750c2013-11-08 15:28:19 -08001992 if (val >= 0 && (val & 16))
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001993 evex |= (EVEX_P0RP | EVEX_P0X);
1994 break;
1995 case 2:
H. Peter Anvinc6c750c2013-11-08 15:28:19 -08001996 if (val >= 0 && (val & 16))
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001997 evex |= EVEX_P2VP;
1998 if (deco & Z)
1999 evex |= EVEX_P2Z;
2000 if (deco & OPMASK_MASK)
2001 evex |= deco & EVEX_P2AAA;
2002 break;
2003 }
2004 return evex & mask;
2005}
2006
2007static int op_evexflags(const operand * o, int mask, uint8_t byte)
2008{
2009 int val;
2010
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002011 val = nasm_regvals[o->basereg];
2012
2013 return evexflags(val, o->decoflags, mask, byte);
2014}
2015
H. Peter Anvin23595f52009-07-25 17:44:25 -07002016static enum match_result find_match(const struct itemplate **tempp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002017 insn *instruction,
2018 int32_t segment, int64_t offset, int bits)
H. Peter Anvin23595f52009-07-25 17:44:25 -07002019{
2020 const struct itemplate *temp;
2021 enum match_result m, merr;
H. Peter Anvina7643f42009-10-13 12:32:20 -07002022 opflags_t xsizeflags[MAX_OPERANDS];
H. Peter Anvina81655b2009-07-25 18:15:28 -07002023 bool opsizemissing = false;
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07002024 int8_t broadcast = instruction->evex_brerop;
H. Peter Anvina81655b2009-07-25 18:15:28 -07002025 int i;
2026
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002027 /* broadcasting uses a different data element size */
2028 for (i = 0; i < instruction->operands; i++)
2029 if (i == broadcast)
2030 xsizeflags[i] = instruction->oprs[i].decoflags & BRSIZE_MASK;
2031 else
2032 xsizeflags[i] = instruction->oprs[i].type & SIZE_MASK;
H. Peter Anvin23595f52009-07-25 17:44:25 -07002033
2034 merr = MERR_INVALOP;
2035
2036 for (temp = nasm_instructions[instruction->opcode];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002037 temp->opcode != I_none; temp++) {
2038 m = matches(temp, instruction, bits);
2039 if (m == MOK_JUMP) {
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08002040 if (jmp_match(segment, offset, bits, instruction, temp))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002041 m = MOK_GOOD;
2042 else
2043 m = MERR_INVALOP;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002044 } else if (m == MERR_OPSIZEMISSING && !itemp_has(temp, IF_SX)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002045 /*
2046 * Missing operand size and a candidate for fuzzy matching...
2047 */
Ben Rudiak-Gould6e878932013-02-27 10:13:14 -08002048 for (i = 0; i < temp->operands; i++)
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002049 if (i == broadcast)
2050 xsizeflags[i] |= temp->deco[i] & BRSIZE_MASK;
2051 else
2052 xsizeflags[i] |= temp->opd[i] & SIZE_MASK;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002053 opsizemissing = true;
2054 }
2055 if (m > merr)
2056 merr = m;
2057 if (merr == MOK_GOOD)
2058 goto done;
H. Peter Anvina81655b2009-07-25 18:15:28 -07002059 }
2060
2061 /* No match, but see if we can get a fuzzy operand size match... */
2062 if (!opsizemissing)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002063 goto done;
H. Peter Anvina81655b2009-07-25 18:15:28 -07002064
2065 for (i = 0; i < instruction->operands; i++) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002066 /*
2067 * We ignore extrinsic operand sizes on registers, so we should
2068 * never try to fuzzy-match on them. This also resolves the case
2069 * when we have e.g. "xmmrm128" in two different positions.
2070 */
2071 if (is_class(REGISTER, instruction->oprs[i].type))
2072 continue;
H. Peter Anvinff5d6562009-10-05 14:08:05 -07002073
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002074 /* This tests if xsizeflags[i] has more than one bit set */
2075 if ((xsizeflags[i] & (xsizeflags[i]-1)))
2076 goto done; /* No luck */
H. Peter Anvina81655b2009-07-25 18:15:28 -07002077
Jin Kyu Song7903c072013-10-30 03:00:12 -07002078 if (i == broadcast) {
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002079 instruction->oprs[i].decoflags |= xsizeflags[i];
Jin Kyu Song7903c072013-10-30 03:00:12 -07002080 instruction->oprs[i].type |= (xsizeflags[i] == BR_BITS32 ?
2081 BITS32 : BITS64);
2082 } else {
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002083 instruction->oprs[i].type |= xsizeflags[i]; /* Set the size */
Jin Kyu Song7903c072013-10-30 03:00:12 -07002084 }
H. Peter Anvina81655b2009-07-25 18:15:28 -07002085 }
2086
2087 /* Try matching again... */
2088 for (temp = nasm_instructions[instruction->opcode];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002089 temp->opcode != I_none; temp++) {
2090 m = matches(temp, instruction, bits);
2091 if (m == MOK_JUMP) {
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08002092 if (jmp_match(segment, offset, bits, instruction, temp))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002093 m = MOK_GOOD;
2094 else
2095 m = MERR_INVALOP;
2096 }
2097 if (m > merr)
2098 merr = m;
2099 if (merr == MOK_GOOD)
2100 goto done;
H. Peter Anvin23595f52009-07-25 17:44:25 -07002101 }
2102
H. Peter Anvina81655b2009-07-25 18:15:28 -07002103done:
H. Peter Anvin23595f52009-07-25 17:44:25 -07002104 *tempp = temp;
2105 return merr;
2106}
2107
Mark Charneydcaef4b2014-10-09 13:45:17 -04002108static uint8_t get_broadcast_num(opflags_t opflags, opflags_t brsize)
2109{
2110 opflags_t opsize = opflags & SIZE_MASK;
2111 uint8_t brcast_num;
2112
2113 /*
2114 * Due to discontinuity between BITS64 and BITS128 (BITS80),
2115 * this cannot be a simple arithmetic calculation.
2116 */
2117 if (brsize > BITS64)
H. Peter Anvin215186f2016-02-17 20:27:41 -08002118 nasm_error(ERR_FATAL,
Mark Charneydcaef4b2014-10-09 13:45:17 -04002119 "size of broadcasting element is greater than 64 bits");
2120
2121 switch (opsize) {
2122 case BITS64:
2123 brcast_num = BITS64 / brsize;
2124 break;
2125 default:
2126 brcast_num = (opsize / BITS128) * (BITS64 / brsize) * 2;
2127 break;
2128 }
2129
2130 return brcast_num;
2131}
2132
H. Peter Anvin65289e82009-07-25 17:25:11 -07002133static enum match_result matches(const struct itemplate *itemp,
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002134 insn *instruction, int bits)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002135{
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002136 opflags_t size[MAX_OPERANDS], asize;
H. Peter Anvin3fb86f22009-07-25 19:12:10 -07002137 bool opsizemissing = false;
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002138 int i, oprs;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002139
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002140 /*
2141 * Check the opcode
2142 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002143 if (itemp->opcode != instruction->opcode)
H. Peter Anvin65289e82009-07-25 17:25:11 -07002144 return MERR_INVALOP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002145
2146 /*
2147 * Count the operands
2148 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002149 if (itemp->operands != instruction->operands)
H. Peter Anvin65289e82009-07-25 17:25:11 -07002150 return MERR_INVALOP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002151
2152 /*
H. Peter Anvin47fb7bc2010-08-24 13:53:22 -07002153 * Is it legal?
2154 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002155 if (!(optimizing > 0) && itemp_has(itemp, IF_OPT))
H. Peter Anvin47fb7bc2010-08-24 13:53:22 -07002156 return MERR_INVALOP;
2157
2158 /*
Jin Kyu Song6cfa9682013-11-26 17:27:48 -08002159 * {evex} available?
2160 */
H. Peter Anvin621a69a2013-11-28 12:11:24 -08002161 switch (instruction->prefixes[PPS_VEX]) {
2162 case P_EVEX:
2163 if (!itemp_has(itemp, IF_EVEX))
2164 return MERR_ENCMISMATCH;
2165 break;
2166 case P_VEX3:
2167 case P_VEX2:
2168 if (!itemp_has(itemp, IF_VEX))
2169 return MERR_ENCMISMATCH;
2170 break;
2171 default:
2172 break;
Jin Kyu Song6cfa9682013-11-26 17:27:48 -08002173 }
2174
2175 /*
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002176 * Check that no spurious colons or TOs are present
2177 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002178 for (i = 0; i < itemp->operands; i++)
2179 if (instruction->oprs[i].type & ~itemp->opd[i] & (COLON | TO))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002180 return MERR_INVALOP;
H. Peter Anvin70653092007-10-19 14:42:29 -07002181
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002182 /*
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002183 * Process size flags
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002184 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002185 switch (itemp_smask(itemp)) {
2186 case IF_GENBIT(IF_SB):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002187 asize = BITS8;
2188 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002189 case IF_GENBIT(IF_SW):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002190 asize = BITS16;
2191 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002192 case IF_GENBIT(IF_SD):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002193 asize = BITS32;
2194 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002195 case IF_GENBIT(IF_SQ):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002196 asize = BITS64;
2197 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002198 case IF_GENBIT(IF_SO):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002199 asize = BITS128;
2200 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002201 case IF_GENBIT(IF_SY):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002202 asize = BITS256;
2203 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002204 case IF_GENBIT(IF_SZ):
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002205 asize = BITS512;
2206 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002207 case IF_GENBIT(IF_SIZE):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002208 switch (bits) {
2209 case 16:
2210 asize = BITS16;
2211 break;
2212 case 32:
2213 asize = BITS32;
2214 break;
2215 case 64:
2216 asize = BITS64;
2217 break;
2218 default:
2219 asize = 0;
2220 break;
2221 }
2222 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002223 default:
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002224 asize = 0;
2225 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002226 }
2227
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002228 if (itemp_armask(itemp)) {
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002229 /* S- flags only apply to a specific operand */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002230 i = itemp_arg(itemp);
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002231 memset(size, 0, sizeof size);
2232 size[i] = asize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002233 } else {
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002234 /* S- flags apply to all operands */
2235 for (i = 0; i < MAX_OPERANDS; i++)
2236 size[i] = asize;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002237 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002238
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002239 /*
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002240 * Check that the operand flags all match up,
2241 * it's a bit tricky so lets be verbose:
2242 *
2243 * 1) Find out the size of operand. If instruction
2244 * doesn't have one specified -- we're trying to
2245 * guess it either from template (IF_S* flag) or
2246 * from code bits.
2247 *
Ben Rudiak-Gould6e878932013-02-27 10:13:14 -08002248 * 2) If template operand do not match the instruction OR
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002249 * template has an operand size specified AND this size differ
2250 * from which instruction has (perhaps we got it from code bits)
2251 * we are:
2252 * a) Check that only size of instruction and operand is differ
2253 * other characteristics do match
2254 * b) Perhaps it's a register specified in instruction so
2255 * for such a case we just mark that operand as "size
2256 * missing" and this will turn on fuzzy operand size
2257 * logic facility (handled by a caller)
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002258 */
2259 for (i = 0; i < itemp->operands; i++) {
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002260 opflags_t type = instruction->oprs[i].type;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002261 decoflags_t deco = instruction->oprs[i].decoflags;
Jin Kyu Song7903c072013-10-30 03:00:12 -07002262 bool is_broadcast = deco & BRDCAST_MASK;
Jin Kyu Song25c22122013-10-30 03:12:45 -07002263 uint8_t brcast_num = 0;
Jin Kyu Song7903c072013-10-30 03:00:12 -07002264 opflags_t template_opsize, insn_opsize;
2265
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002266 if (!(type & SIZE_MASK))
2267 type |= size[i];
H. Peter Anvind85d2502008-05-04 17:53:31 -07002268
Jin Kyu Song7903c072013-10-30 03:00:12 -07002269 insn_opsize = type & SIZE_MASK;
2270 if (!is_broadcast) {
2271 template_opsize = itemp->opd[i] & SIZE_MASK;
2272 } else {
2273 decoflags_t deco_brsize = itemp->deco[i] & BRSIZE_MASK;
2274 /*
2275 * when broadcasting, the element size depends on
2276 * the instruction type. decorator flag should match.
2277 */
2278
2279 if (deco_brsize) {
2280 template_opsize = (deco_brsize == BR_BITS32 ? BITS32 : BITS64);
Jin Kyu Song25c22122013-10-30 03:12:45 -07002281 /* calculate the proper number : {1to<brcast_num>} */
Mark Charneydcaef4b2014-10-09 13:45:17 -04002282 brcast_num = get_broadcast_num(itemp->opd[i], template_opsize);
Jin Kyu Song7903c072013-10-30 03:00:12 -07002283 } else {
2284 template_opsize = 0;
2285 }
2286 }
2287
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002288 if ((itemp->opd[i] & ~type & ~SIZE_MASK) ||
Jin Kyu Song25c22122013-10-30 03:12:45 -07002289 (deco & ~itemp->deco[i] & ~BRNUM_MASK)) {
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04002290 return MERR_INVALOP;
Jin Kyu Song7903c072013-10-30 03:00:12 -07002291 } else if (template_opsize) {
2292 if (template_opsize != insn_opsize) {
2293 if (insn_opsize) {
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002294 return MERR_INVALOP;
Jin Kyu Song7903c072013-10-30 03:00:12 -07002295 } else if (!is_class(REGISTER, type)) {
2296 /*
2297 * Note: we don't honor extrinsic operand sizes for registers,
2298 * so "missing operand size" for a register should be
2299 * considered a wildcard match rather than an error.
2300 */
2301 opsizemissing = true;
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002302 }
Jin Kyu Song25c22122013-10-30 03:12:45 -07002303 } else if (is_broadcast &&
2304 (brcast_num !=
Mark Charneydcaef4b2014-10-09 13:45:17 -04002305 (2U << ((deco & BRNUM_MASK) >> BRNUM_SHIFT)))) {
Jin Kyu Song25c22122013-10-30 03:12:45 -07002306 /*
2307 * broadcasting opsize matches but the number of repeated memory
2308 * element does not match.
Mark Charneydcaef4b2014-10-09 13:45:17 -04002309 * if 64b double precision float is broadcasted to ymm (256b),
2310 * broadcasting decorator must be {1to4}.
Jin Kyu Song25c22122013-10-30 03:12:45 -07002311 */
2312 return MERR_BRNUMMISMATCH;
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002313 }
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002314 }
2315 }
2316
H. Peter Anvin3fb86f22009-07-25 19:12:10 -07002317 if (opsizemissing)
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002318 return MERR_OPSIZEMISSING;
H. Peter Anvin3fb86f22009-07-25 19:12:10 -07002319
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002320 /*
2321 * Check operand sizes
2322 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002323 if (itemp_has(itemp, IF_SM) || itemp_has(itemp, IF_SM2)) {
2324 oprs = (itemp_has(itemp, IF_SM2) ? 2 : itemp->operands);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002325 for (i = 0; i < oprs; i++) {
Cyrill Gorcunovbc31bee2009-11-01 23:16:01 +03002326 asize = itemp->opd[i] & SIZE_MASK;
2327 if (asize) {
2328 for (i = 0; i < oprs; i++)
2329 size[i] = asize;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002330 break;
2331 }
2332 }
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002333 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002334 oprs = itemp->operands;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002335 }
2336
Keith Kaniosb7a89542007-04-12 02:40:54 +00002337 for (i = 0; i < itemp->operands; i++) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002338 if (!(itemp->opd[i] & SIZE_MASK) &&
2339 (instruction->oprs[i].type & SIZE_MASK & ~size[i]))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002340 return MERR_OPSIZEMISMATCH;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002341 }
2342
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002343 /*
2344 * Check template is okay at the set cpu level
2345 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002346 if (iflag_cmp_cpu_level(&insns_flags[itemp->iflag_idx], &cpu) > 0)
H. Peter Anvin65289e82009-07-25 17:25:11 -07002347 return MERR_BADCPU;
H. Peter Anvin70653092007-10-19 14:42:29 -07002348
Keith Kaniosb7a89542007-04-12 02:40:54 +00002349 /*
H. Peter Anvin6cda4142008-12-29 20:52:28 -08002350 * Verify the appropriate long mode flag.
Keith Kaniosb7a89542007-04-12 02:40:54 +00002351 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002352 if (itemp_has(itemp, (bits == 64 ? IF_NOLONG : IF_LONG)))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002353 return MERR_BADMODE;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002354
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002355 /*
H. Peter Anvinfb3f4e62012-02-25 22:22:07 -08002356 * If we have a HLE prefix, look for the NOHLE flag
2357 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002358 if (itemp_has(itemp, IF_NOHLE) &&
H. Peter Anvinfb3f4e62012-02-25 22:22:07 -08002359 (has_prefix(instruction, PPS_REP, P_XACQUIRE) ||
2360 has_prefix(instruction, PPS_REP, P_XRELEASE)))
2361 return MERR_BADHLE;
2362
2363 /*
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002364 * Check if special handling needed for Jumps
2365 */
H. Peter Anvin755f5212012-02-25 11:41:34 -08002366 if ((itemp->code[0] & ~1) == 0370)
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002367 return MOK_JUMP;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002368
Jin Kyu Song03041092013-10-15 19:38:51 -07002369 /*
Jin Kyu Songb287ff02013-12-04 20:05:55 -08002370 * Check if BND prefix is allowed.
2371 * Other 0xF2 (REPNE/REPNZ) prefix is prohibited.
Jin Kyu Song03041092013-10-15 19:38:51 -07002372 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002373 if (!itemp_has(itemp, IF_BND) &&
Jin Kyu Songb287ff02013-12-04 20:05:55 -08002374 (has_prefix(instruction, PPS_REP, P_BND) ||
2375 has_prefix(instruction, PPS_REP, P_NOBND)))
Jin Kyu Song03041092013-10-15 19:38:51 -07002376 return MERR_BADBND;
Jin Kyu Songb287ff02013-12-04 20:05:55 -08002377 else if (itemp_has(itemp, IF_BND) &&
2378 (has_prefix(instruction, PPS_REP, P_REPNE) ||
2379 has_prefix(instruction, PPS_REP, P_REPNZ)))
2380 return MERR_BADREPNE;
Jin Kyu Song03041092013-10-15 19:38:51 -07002381
H. Peter Anvin60926242009-07-26 16:25:38 -07002382 return MOK_GOOD;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002383}
2384
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002385/*
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002386 * Check if ModR/M.mod should/can be 01.
2387 * - EAF_BYTEOFFS is set
2388 * - offset can fit in a byte when EVEX is not used
2389 * - offset can be compressed when EVEX is used
2390 */
2391#define IS_MOD_01() (input->eaflags & EAF_BYTEOFFS || \
2392 (o >= -128 && o <= 127 && \
2393 seg == NO_SEG && !forw_ref && \
2394 !(input->eaflags & EAF_WORDOFFS) && \
2395 !(ins->rex & REX_EV)) || \
2396 (ins->rex & REX_EV && \
2397 is_disp8n(input, ins, &output->disp8)))
2398
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002399static enum ea_type process_ea(operand *input, ea *output, int bits,
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002400 int rfield, opflags_t rflags, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002401{
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002402 bool forw_ref = !!(input->opflags & OPFLAG_UNKNOWN);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002403 int addrbits = ins->addr_size;
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002404 int eaflags = input->eaflags;
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07002405
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002406 output->type = EA_SCALAR;
2407 output->rip = false;
Jin Kyu Songdb358a22013-09-20 20:36:19 -07002408 output->disp8 = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00002409
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002410 /* REX flags for the rfield operand */
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002411 output->rex |= rexflags(rfield, rflags, REX_R | REX_P | REX_W | REX_H);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002412 /* EVEX.R' flag for the REG operand */
2413 ins->evex_p[0] |= evexflags(rfield, 0, EVEX_P0RP, 0);
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002414
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002415 if (is_class(REGISTER, input->type)) {
2416 /*
2417 * It's a direct register.
2418 */
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002419 if (!is_register(input->basereg))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002420 goto err;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002421
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002422 if (!is_reg_class(REG_EA, input->basereg))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002423 goto err;
H. Peter Anvin70653092007-10-19 14:42:29 -07002424
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002425 /* broadcasting is not available with a direct register operand. */
2426 if (input->decoflags & BRDCAST_MASK) {
2427 nasm_error(ERR_NONFATAL, "Broadcasting not allowed from a register");
2428 goto err;
2429 }
2430
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002431 output->rex |= op_rexflags(input, REX_B | REX_P | REX_W | REX_H);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002432 ins->evex_p[0] |= op_evexflags(input, EVEX_P0X, 0);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002433 output->sib_present = false; /* no SIB necessary */
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002434 output->bytes = 0; /* no offset necessary either */
2435 output->modrm = GEN_MODRM(3, rfield, nasm_regvals[input->basereg]);
2436 } else {
2437 /*
2438 * It's a memory reference.
2439 */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002440
2441 /* Embedded rounding or SAE is not available with a mem ref operand. */
2442 if (input->decoflags & (ER | SAE)) {
2443 nasm_error(ERR_NONFATAL,
2444 "Embedded rounding is available only with reg-reg op.");
2445 return -1;
2446 }
2447
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002448 if (input->basereg == -1 &&
2449 (input->indexreg == -1 || input->scale == 0)) {
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002450 /*
2451 * It's a pure offset.
2452 */
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01002453 if (bits == 64 && ((input->type & IP_REL) == IP_REL) &&
2454 input->segment == NO_SEG) {
2455 nasm_error(ERR_WARNING | ERR_PASS1, "absolute address can not be RIP-relative");
2456 input->type &= ~IP_REL;
2457 input->type |= MEMORY;
2458 }
2459
Jin Kyu Song97f6fae2013-12-18 21:28:17 -08002460 if (bits == 64 &&
2461 !(IP_REL & ~input->type) && (eaflags & EAF_MIB)) {
2462 nasm_error(ERR_NONFATAL, "RIP-relative addressing is prohibited for mib.");
2463 return -1;
2464 }
2465
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002466 if (eaflags & EAF_BYTEOFFS ||
2467 (eaflags & EAF_WORDOFFS &&
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01002468 input->disp_size != (addrbits != 16 ? 32 : 16))) {
2469 nasm_error(ERR_WARNING | ERR_PASS1, "displacement size ignored on absolute address");
2470 }
2471
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002472 if (bits == 64 && (~input->type & IP_REL)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002473 output->sib_present = true;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002474 output->sib = GEN_SIB(0, 4, 5);
2475 output->bytes = 4;
2476 output->modrm = GEN_MODRM(0, rfield, 4);
2477 output->rip = false;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002478 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002479 output->sib_present = false;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002480 output->bytes = (addrbits != 16 ? 4 : 2);
2481 output->modrm = GEN_MODRM(0, rfield, (addrbits != 16 ? 5 : 6));
2482 output->rip = bits == 64;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002483 }
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002484 } else {
2485 /*
2486 * It's an indirection.
2487 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002488 int i = input->indexreg, b = input->basereg, s = input->scale;
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002489 int32_t seg = input->segment;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002490 int hb = input->hintbase, ht = input->hinttype;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002491 int t, it, bt; /* register numbers */
2492 opflags_t x, ix, bx; /* register flags */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002493
H. Peter Anvine2c80182005-01-15 22:15:51 +00002494 if (s == 0)
2495 i = -1; /* make this easy, at least */
H. Peter Anvin70653092007-10-19 14:42:29 -07002496
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002497 if (is_register(i)) {
H. Peter Anvina4835d42008-05-20 14:21:29 -07002498 it = nasm_regvals[i];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002499 ix = nasm_reg_flags[i];
2500 } else {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002501 it = -1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002502 ix = 0;
2503 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002504
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002505 if (is_register(b)) {
H. Peter Anvina4835d42008-05-20 14:21:29 -07002506 bt = nasm_regvals[b];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002507 bx = nasm_reg_flags[b];
2508 } else {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002509 bt = -1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002510 bx = 0;
2511 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002512
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002513 /* if either one are a vector register... */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002514 if ((ix|bx) & (XMMREG|YMMREG|ZMMREG) & ~REG_EA) {
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002515 opflags_t sok = BITS32 | BITS64;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002516 int32_t o = input->offset;
2517 int mod, scale, index, base;
2518
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002519 /*
2520 * For a vector SIB, one has to be a vector and the other,
2521 * if present, a GPR. The vector must be the index operand.
2522 */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002523 if (it == -1 || (bx & (XMMREG|YMMREG|ZMMREG) & ~REG_EA)) {
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002524 if (s == 0)
2525 s = 1;
2526 else if (s != 1)
2527 goto err;
2528
2529 t = bt, bt = it, it = t;
2530 x = bx, bx = ix, ix = x;
2531 }
2532
2533 if (bt != -1) {
2534 if (REG_GPR & ~bx)
2535 goto err;
2536 if (!(REG64 & ~bx) || !(REG32 & ~bx))
2537 sok &= bx;
2538 else
2539 goto err;
2540 }
2541
2542 /*
2543 * While we're here, ensure the user didn't specify
2544 * WORD or QWORD
2545 */
2546 if (input->disp_size == 16 || input->disp_size == 64)
2547 goto err;
2548
2549 if (addrbits == 16 ||
2550 (addrbits == 32 && !(sok & BITS32)) ||
2551 (addrbits == 64 && !(sok & BITS64)))
2552 goto err;
2553
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002554 output->type = ((ix & ZMMREG & ~REG_EA) ? EA_ZMMVSIB
2555 : ((ix & YMMREG & ~REG_EA)
2556 ? EA_YMMVSIB : EA_XMMVSIB));
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002557
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002558 output->rex |= rexflags(it, ix, REX_X);
2559 output->rex |= rexflags(bt, bx, REX_B);
2560 ins->evex_p[2] |= evexflags(it, 0, EVEX_P2VP, 2);
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002561
2562 index = it & 7; /* it is known to be != -1 */
2563
2564 switch (s) {
2565 case 1:
2566 scale = 0;
2567 break;
2568 case 2:
2569 scale = 1;
2570 break;
2571 case 4:
2572 scale = 2;
2573 break;
2574 case 8:
2575 scale = 3;
2576 break;
2577 default: /* then what the smeg is it? */
2578 goto err; /* panic */
2579 }
H. Peter Anvina77692b2016-09-20 14:04:33 -07002580
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002581 if (bt == -1) {
2582 base = 5;
2583 mod = 0;
2584 } else {
2585 base = (bt & 7);
2586 if (base != REG_NUM_EBP && o == 0 &&
2587 seg == NO_SEG && !forw_ref &&
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002588 !(eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002589 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002590 else if (IS_MOD_01())
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002591 mod = 1;
2592 else
2593 mod = 2;
2594 }
2595
2596 output->sib_present = true;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002597 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2598 output->modrm = GEN_MODRM(mod, rfield, 4);
2599 output->sib = GEN_SIB(scale, index, base);
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002600 } else if ((ix|bx) & (BITS32|BITS64)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002601 /*
2602 * it must be a 32/64-bit memory reference. Firstly we have
2603 * to check that all registers involved are type E/Rxx.
2604 */
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002605 opflags_t sok = BITS32 | BITS64;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002606 int32_t o = input->offset;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002607
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002608 if (it != -1) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002609 if (!(REG64 & ~ix) || !(REG32 & ~ix))
2610 sok &= ix;
2611 else
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002612 goto err;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002613 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002614
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002615 if (bt != -1) {
2616 if (REG_GPR & ~bx)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002617 goto err; /* Invalid register */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002618 if (~sok & bx & SIZE_MASK)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002619 goto err; /* Invalid size */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002620 sok &= bx;
2621 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002622
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002623 /*
2624 * While we're here, ensure the user didn't specify
2625 * WORD or QWORD
2626 */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002627 if (input->disp_size == 16 || input->disp_size == 64)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002628 goto err;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002629
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002630 if (addrbits == 16 ||
2631 (addrbits == 32 && !(sok & BITS32)) ||
2632 (addrbits == 64 && !(sok & BITS64)))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002633 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002634
Keith Kaniosb7a89542007-04-12 02:40:54 +00002635 /* now reorganize base/index */
2636 if (s == 1 && bt != it && bt != -1 && it != -1 &&
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002637 ((hb == b && ht == EAH_NOTBASE) ||
2638 (hb == i && ht == EAH_MAKEBASE))) {
2639 /* swap if hints say so */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002640 t = bt, bt = it, it = t;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002641 x = bx, bx = ix, ix = x;
2642 }
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002643
Jin Kyu Song164d6072013-10-15 19:10:13 -07002644 if (bt == -1 && s == 1 && !(hb == i && ht == EAH_NOTBASE)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002645 /* make single reg base, unless hint */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002646 bt = it, bx = ix, it = -1, ix = 0;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002647 }
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002648 if (eaflags & EAF_MIB) {
2649 /* only for mib operands */
2650 if (it == -1 && (hb == b && ht == EAH_NOTBASE)) {
2651 /*
2652 * make a single reg index [reg*1].
2653 * gas uses this form for an explicit index register.
2654 */
2655 it = bt, ix = bx, bt = -1, bx = 0, s = 1;
2656 }
2657 if ((ht == EAH_SUMMED) && bt == -1) {
2658 /* separate once summed index into [base, index] */
2659 bt = it, bx = ix, s--;
2660 }
2661 } else {
2662 if (((s == 2 && it != REG_NUM_ESP &&
Jin Kyu Song3d06af22013-12-18 21:28:41 -08002663 (!(eaflags & EAF_TIMESTWO) || (ht == EAH_SUMMED))) ||
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002664 s == 3 || s == 5 || s == 9) && bt == -1) {
2665 /* convert 3*EAX to EAX+2*EAX */
2666 bt = it, bx = ix, s--;
2667 }
2668 if (it == -1 && (bt & 7) != REG_NUM_ESP &&
Jin Kyu Song26ddad62013-12-18 22:01:14 -08002669 (eaflags & EAF_TIMESTWO) &&
2670 (hb == b && ht == EAH_NOTBASE)) {
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002671 /*
Jin Kyu Song26ddad62013-12-18 22:01:14 -08002672 * convert [NOSPLIT EAX*1]
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002673 * to sib format with 0x0 displacement - [EAX*1+0].
2674 */
2675 it = bt, ix = bx, bt = -1, bx = 0, s = 1;
2676 }
2677 }
Keith Kanios48af1772007-08-17 07:37:52 +00002678 if (s == 1 && it == REG_NUM_ESP) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002679 /* swap ESP into base if scale is 1 */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002680 t = it, it = bt, bt = t;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002681 x = ix, ix = bx, bx = x;
2682 }
2683 if (it == REG_NUM_ESP ||
2684 (s != 1 && s != 2 && s != 4 && s != 8 && it != -1))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002685 goto err; /* wrong, for various reasons */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002686
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002687 output->rex |= rexflags(it, ix, REX_X);
2688 output->rex |= rexflags(bt, bx, REX_B);
Keith Kaniosb7a89542007-04-12 02:40:54 +00002689
Keith Kanios48af1772007-08-17 07:37:52 +00002690 if (it == -1 && (bt & 7) != REG_NUM_ESP) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002691 /* no SIB needed */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002692 int mod, rm;
H. Peter Anvin70653092007-10-19 14:42:29 -07002693
Keith Kaniosb7a89542007-04-12 02:40:54 +00002694 if (bt == -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002695 rm = 5;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002696 mod = 0;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002697 } else {
2698 rm = (bt & 7);
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002699 if (rm != REG_NUM_EBP && o == 0 &&
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002700 seg == NO_SEG && !forw_ref &&
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002701 !(eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
Keith Kaniosb7a89542007-04-12 02:40:54 +00002702 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002703 else if (IS_MOD_01())
Keith Kaniosb7a89542007-04-12 02:40:54 +00002704 mod = 1;
2705 else
2706 mod = 2;
2707 }
H. Peter Anvinea838272002-04-30 20:51:53 +00002708
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002709 output->sib_present = false;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002710 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2711 output->modrm = GEN_MODRM(mod, rfield, rm);
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002712 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002713 /* we need a SIB */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002714 int mod, scale, index, base;
H. Peter Anvin70653092007-10-19 14:42:29 -07002715
Keith Kaniosb7a89542007-04-12 02:40:54 +00002716 if (it == -1)
2717 index = 4, s = 1;
2718 else
2719 index = (it & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -07002720
H. Peter Anvine2c80182005-01-15 22:15:51 +00002721 switch (s) {
2722 case 1:
2723 scale = 0;
2724 break;
2725 case 2:
2726 scale = 1;
2727 break;
2728 case 4:
2729 scale = 2;
2730 break;
2731 case 8:
2732 scale = 3;
2733 break;
2734 default: /* then what the smeg is it? */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002735 goto err; /* panic */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002736 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002737
Keith Kaniosb7a89542007-04-12 02:40:54 +00002738 if (bt == -1) {
2739 base = 5;
2740 mod = 0;
2741 } else {
2742 base = (bt & 7);
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002743 if (base != REG_NUM_EBP && o == 0 &&
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002744 seg == NO_SEG && !forw_ref &&
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002745 !(eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
Keith Kaniosb7a89542007-04-12 02:40:54 +00002746 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002747 else if (IS_MOD_01())
Keith Kaniosb7a89542007-04-12 02:40:54 +00002748 mod = 1;
2749 else
2750 mod = 2;
2751 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002752
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002753 output->sib_present = true;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002754 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2755 output->modrm = GEN_MODRM(mod, rfield, 4);
2756 output->sib = GEN_SIB(scale, index, base);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002757 }
2758 } else { /* it's 16-bit */
2759 int mod, rm;
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002760 int16_t o = input->offset;
H. Peter Anvin70653092007-10-19 14:42:29 -07002761
Keith Kaniosb7a89542007-04-12 02:40:54 +00002762 /* check for 64-bit long mode */
2763 if (addrbits == 64)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002764 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002765
H. Peter Anvine2c80182005-01-15 22:15:51 +00002766 /* check all registers are BX, BP, SI or DI */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002767 if ((b != -1 && b != R_BP && b != R_BX && b != R_SI && b != R_DI) ||
2768 (i != -1 && i != R_BP && i != R_BX && i != R_SI && i != R_DI))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002769 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002770
Keith Kaniosb7a89542007-04-12 02:40:54 +00002771 /* ensure the user didn't specify DWORD/QWORD */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002772 if (input->disp_size == 32 || input->disp_size == 64)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002773 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002774
H. Peter Anvine2c80182005-01-15 22:15:51 +00002775 if (s != 1 && i != -1)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002776 goto err; /* no can do, in 16-bit EA */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002777 if (b == -1 && i != -1) {
2778 int tmp = b;
2779 b = i;
2780 i = tmp;
2781 } /* swap */
2782 if ((b == R_SI || b == R_DI) && i != -1) {
2783 int tmp = b;
2784 b = i;
2785 i = tmp;
2786 }
2787 /* have BX/BP as base, SI/DI index */
2788 if (b == i)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002789 goto err; /* shouldn't ever happen, in theory */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002790 if (i != -1 && b != -1 &&
2791 (i == R_BP || i == R_BX || b == R_SI || b == R_DI))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002792 goto err; /* invalid combinations */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002793 if (b == -1) /* pure offset: handled above */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002794 goto err; /* so if it gets to here, panic! */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002795
H. Peter Anvine2c80182005-01-15 22:15:51 +00002796 rm = -1;
2797 if (i != -1)
2798 switch (i * 256 + b) {
2799 case R_SI * 256 + R_BX:
2800 rm = 0;
2801 break;
2802 case R_DI * 256 + R_BX:
2803 rm = 1;
2804 break;
2805 case R_SI * 256 + R_BP:
2806 rm = 2;
2807 break;
2808 case R_DI * 256 + R_BP:
2809 rm = 3;
2810 break;
2811 } else
2812 switch (b) {
2813 case R_SI:
2814 rm = 4;
2815 break;
2816 case R_DI:
2817 rm = 5;
2818 break;
2819 case R_BP:
2820 rm = 6;
2821 break;
2822 case R_BX:
2823 rm = 7;
2824 break;
2825 }
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002826 if (rm == -1) /* can't happen, in theory */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002827 goto err; /* so panic if it does */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002828
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002829 if (o == 0 && seg == NO_SEG && !forw_ref && rm != 6 &&
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002830 !(eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
H. Peter Anvine2c80182005-01-15 22:15:51 +00002831 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002832 else if (IS_MOD_01())
H. Peter Anvine2c80182005-01-15 22:15:51 +00002833 mod = 1;
2834 else
2835 mod = 2;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002836
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002837 output->sib_present = false; /* no SIB - it's 16-bit */
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002838 output->bytes = mod; /* bytes of offset needed */
2839 output->modrm = GEN_MODRM(mod, rfield, rm);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002840 }
2841 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002842 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002843
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002844 output->size = 1 + output->sib_present + output->bytes;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002845 return output->type;
2846
2847err:
2848 return output->type = EA_INVALID;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002849}
2850
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002851static void add_asp(insn *ins, int addrbits)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002852{
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002853 int j, valid;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002854 int defdisp;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002855
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002856 valid = (addrbits == 64) ? 64|32 : 32|16;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002857
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002858 switch (ins->prefixes[PPS_ASIZE]) {
2859 case P_A16:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002860 valid &= 16;
2861 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002862 case P_A32:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002863 valid &= 32;
2864 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002865 case P_A64:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002866 valid &= 64;
2867 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002868 case P_ASP:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002869 valid &= (addrbits == 32) ? 16 : 32;
2870 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002871 default:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002872 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002873 }
2874
2875 for (j = 0; j < ins->operands; j++) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002876 if (is_class(MEMORY, ins->oprs[j].type)) {
2877 opflags_t i, b;
H. Peter Anvin70653092007-10-19 14:42:29 -07002878
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002879 /* Verify as Register */
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002880 if (!is_register(ins->oprs[j].indexreg))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002881 i = 0;
2882 else
2883 i = nasm_reg_flags[ins->oprs[j].indexreg];
H. Peter Anvin70653092007-10-19 14:42:29 -07002884
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002885 /* Verify as Register */
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002886 if (!is_register(ins->oprs[j].basereg))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002887 b = 0;
2888 else
2889 b = nasm_reg_flags[ins->oprs[j].basereg];
H. Peter Anvin70653092007-10-19 14:42:29 -07002890
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002891 if (ins->oprs[j].scale == 0)
2892 i = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002893
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002894 if (!i && !b) {
2895 int ds = ins->oprs[j].disp_size;
2896 if ((addrbits != 64 && ds > 8) ||
2897 (addrbits == 64 && ds == 16))
2898 valid &= ds;
2899 } else {
2900 if (!(REG16 & ~b))
2901 valid &= 16;
2902 if (!(REG32 & ~b))
2903 valid &= 32;
2904 if (!(REG64 & ~b))
2905 valid &= 64;
H. Peter Anvin70653092007-10-19 14:42:29 -07002906
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002907 if (!(REG16 & ~i))
2908 valid &= 16;
2909 if (!(REG32 & ~i))
2910 valid &= 32;
2911 if (!(REG64 & ~i))
2912 valid &= 64;
2913 }
2914 }
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002915 }
2916
2917 if (valid & addrbits) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002918 ins->addr_size = addrbits;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002919 } else if (valid & ((addrbits == 32) ? 16 : 32)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002920 /* Add an address size prefix */
Cyrill Gorcunovd6851d42011-09-25 18:01:45 +04002921 ins->prefixes[PPS_ASIZE] = (addrbits == 32) ? P_A16 : P_A32;;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002922 ins->addr_size = (addrbits == 32) ? 16 : 32;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002923 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002924 /* Impossible... */
H. Peter Anvin215186f2016-02-17 20:27:41 -08002925 nasm_error(ERR_NONFATAL, "impossible combination of address sizes");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002926 ins->addr_size = addrbits; /* Error recovery */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002927 }
2928
2929 defdisp = ins->addr_size == 16 ? 16 : 32;
2930
2931 for (j = 0; j < ins->operands; j++) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002932 if (!(MEM_OFFS & ~ins->oprs[j].type) &&
2933 (ins->oprs[j].disp_size ? ins->oprs[j].disp_size : defdisp) != ins->addr_size) {
2934 /*
2935 * mem_offs sizes must match the address size; if not,
2936 * strip the MEM_OFFS bit and match only EA instructions
2937 */
2938 ins->oprs[j].type &= ~(MEM_OFFS & ~MEMORY);
2939 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002940 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002941}