blob: 64986100abac7dae2fbdeb352fbd2920e0147924 [file] [log] [blame]
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07001/* ----------------------------------------------------------------------- *
2 *
H. Peter Anvin9898c802012-02-25 11:46:56 -08003 * Copyright 1996-2012 The NASM Authors - All Rights Reserved
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07004 * See the file AUTHORS included with the NASM distribution for
5 * the specific copyright holders.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 *
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07007 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following
9 * conditions are met:
10 *
11 * * Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * * Redistributions in binary form must reproduce the above
14 * copyright notice, this list of conditions and the following
15 * disclaimer in the documentation and/or other materials provided
16 * with the distribution.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND
19 * CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
20 * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
21 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
22 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
23 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
24 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
26 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
29 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
30 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 *
32 * ----------------------------------------------------------------------- */
33
34/*
35 * disasm.c where all the _work_ gets done in the Netwide Disassembler
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000036 */
37
H. Peter Anvinfe501952007-10-02 21:53:51 -070038#include "compiler.h"
39
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000040#include <stdio.h>
41#include <string.h>
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000042#include <limits.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +000043#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000044
45#include "nasm.h"
46#include "disasm.h"
47#include "sync.h"
48#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -070049#include "tables.h"
50#include "regdis.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000051
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000052/*
53 * Flags that go into the `segment' field of `insn' structures
54 * during disassembly.
55 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +000056#define SEG_RELATIVE 1
57#define SEG_32BIT 2
58#define SEG_RMREG 4
59#define SEG_DISP8 8
60#define SEG_DISP16 16
61#define SEG_DISP32 32
62#define SEG_NODISP 64
63#define SEG_SIGNED 128
64#define SEG_64BIT 256
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000065
H. Peter Anvin62cb6062007-09-11 22:44:03 +000066/*
67 * Prefix information
68 */
69struct prefix_info {
70 uint8_t osize; /* Operand size */
71 uint8_t asize; /* Address size */
72 uint8_t osp; /* Operand size prefix present */
73 uint8_t asp; /* Address size prefix present */
74 uint8_t rep; /* Rep prefix present */
75 uint8_t seg; /* Segment override prefix present */
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -080076 uint8_t wait; /* WAIT "prefix" present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000077 uint8_t lock; /* Lock prefix present */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070078 uint8_t vex[3]; /* VEX prefix present */
H. Peter Anvina04019c2009-05-03 21:42:34 -070079 uint8_t vex_c; /* VEX "class" (VEX, XOP, ...) */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070080 uint8_t vex_m; /* VEX.M field */
81 uint8_t vex_v;
82 uint8_t vex_lp; /* VEX.LP fields */
83 uint32_t rex; /* REX prefix present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000084};
85
H. Peter Anvin0ee01422007-04-16 01:18:30 +000086#define getu8(x) (*(uint8_t *)(x))
H. Peter Anvind1fb15c2007-11-13 09:37:59 -080087#if X86_MEMORY
H. Peter Anvin0ee01422007-04-16 01:18:30 +000088/* Littleendian CPU which can handle unaligned references */
89#define getu16(x) (*(uint16_t *)(x))
90#define getu32(x) (*(uint32_t *)(x))
91#define getu64(x) (*(uint64_t *)(x))
92#else
93static uint16_t getu16(uint8_t *data)
94{
95 return (uint16_t)data[0] + ((uint16_t)data[1] << 8);
96}
97static uint32_t getu32(uint8_t *data)
98{
99 return (uint32_t)getu16(data) + ((uint32_t)getu16(data+2) << 16);
100}
101static uint64_t getu64(uint8_t *data)
102{
103 return (uint64_t)getu32(data) + ((uint64_t)getu32(data+4) << 32);
104}
105#endif
106
107#define gets8(x) ((int8_t)getu8(x))
108#define gets16(x) ((int16_t)getu16(x))
109#define gets32(x) ((int32_t)getu32(x))
110#define gets64(x) ((int64_t)getu64(x))
111
112/* Important: regval must already have been adjusted for rex extensions */
H. Peter Anvinf8563f72009-10-13 12:28:14 -0700113static enum reg_enum whichreg(opflags_t regflags, int regval, int rex)
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000114{
Ben Rudiak-Gouldd1ac29a2013-03-03 18:43:07 +0400115 size_t i;
116
117 static const struct {
118 opflags_t flags;
119 enum reg_enum reg;
120 } specific_registers[] = {
121 {REG_AL, R_AL},
122 {REG_AX, R_AX},
123 {REG_EAX, R_EAX},
124 {REG_RAX, R_RAX},
125 {REG_DL, R_DL},
126 {REG_DX, R_DX},
127 {REG_EDX, R_EDX},
128 {REG_RDX, R_RDX},
129 {REG_CL, R_CL},
130 {REG_CX, R_CX},
131 {REG_ECX, R_ECX},
132 {REG_RCX, R_RCX},
133 {FPU0, R_ST0},
134 {XMM0, R_XMM0},
135 {YMM0, R_YMM0},
136 {REG_ES, R_ES},
137 {REG_CS, R_CS},
138 {REG_SS, R_SS},
139 {REG_DS, R_DS},
140 {REG_FS, R_FS},
141 {REG_GS, R_GS}
142 };
143
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700144 if (!(regflags & (REGISTER|REGMEM)))
145 return 0; /* Registers not permissible?! */
146
147 regflags |= REGISTER;
148
Ben Rudiak-Gouldd1ac29a2013-03-03 18:43:07 +0400149 for (i = 0; i < ARRAY_SIZE(specific_registers); i++)
150 if (!(specific_registers[i].flags & ~regflags))
151 return specific_registers[i].reg;
H. Peter Anvin232badb2002-06-06 02:41:20 +0000152
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000153 /* All the entries below look up regval in an 16-entry array */
154 if (regval < 0 || regval > 15)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000155 return 0;
H. Peter Anvin232badb2002-06-06 02:41:20 +0000156
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700157 if (!(REG8 & ~regflags)) {
H. Peter Anvin9472dab2009-06-24 21:38:29 -0700158 if (rex & (REX_P|REX_NH))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700159 return nasm_rd_reg8_rex[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000160 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700161 return nasm_rd_reg8[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000162 }
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700163 if (!(REG16 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700164 return nasm_rd_reg16[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700165 if (!(REG32 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700166 return nasm_rd_reg32[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700167 if (!(REG64 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700168 return nasm_rd_reg64[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000169 if (!(REG_SREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700170 return nasm_rd_sreg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000171 if (!(REG_CREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700172 return nasm_rd_creg[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000173 if (!(REG_DREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700174 return nasm_rd_dreg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000175 if (!(REG_TREG & ~regflags)) {
H. Peter Anvin9472dab2009-06-24 21:38:29 -0700176 if (regval > 7)
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000177 return 0; /* TR registers are ill-defined with rex */
H. Peter Anvina4835d42008-05-20 14:21:29 -0700178 return nasm_rd_treg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000179 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000180 if (!(FPUREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700181 return nasm_rd_fpureg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000182 if (!(MMXREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700183 return nasm_rd_mmxreg[regval & 7]; /* Ignore REX */
H. Peter Anvin4836e332002-04-30 20:56:43 +0000184 if (!(XMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700185 return nasm_rd_xmmreg[regval];
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700186 if (!(YMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700187 return nasm_rd_ymmreg[regval];
H. Peter Anvin232badb2002-06-06 02:41:20 +0000188
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000189 return 0;
190}
191
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000192/*
193 * Process an effective address (ModRM) specification.
194 */
Keith Kaniosb7a89542007-04-12 02:40:54 +0000195static uint8_t *do_ea(uint8_t *data, int modrm, int asize,
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700196 int segsize, enum ea_type type,
197 operand *op, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000198{
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000199 int mod, rm, scale, index, base;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700200 int rex;
201 uint8_t sib = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000202
203 mod = (modrm >> 6) & 03;
204 rm = modrm & 07;
205
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700206 if (mod != 3 && asize != 16 && rm == 4)
H. Peter Anvin7786c362007-09-17 18:45:44 -0700207 sib = *data++;
208
H. Peter Anvin7786c362007-09-17 18:45:44 -0700209 rex = ins->rex;
210
H. Peter Anvine2c80182005-01-15 22:15:51 +0000211 if (mod == 3) { /* pure register version */
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000212 op->basereg = rm+(rex & REX_B ? 8 : 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000213 op->segment |= SEG_RMREG;
214 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000215 }
216
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700217 op->disp_size = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000218 op->eaflags = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000219
220 if (asize == 16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000221 /*
222 * <mod> specifies the displacement size (none, byte or
223 * word), and <rm> specifies the register combination.
224 * Exception: mod=0,rm=6 does not specify [BP] as one might
225 * expect, but instead specifies [disp16].
226 */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700227
228 if (type != EA_SCALAR)
229 return NULL;
230
H. Peter Anvine2c80182005-01-15 22:15:51 +0000231 op->indexreg = op->basereg = -1;
232 op->scale = 1; /* always, in 16 bits */
233 switch (rm) {
234 case 0:
235 op->basereg = R_BX;
236 op->indexreg = R_SI;
237 break;
238 case 1:
239 op->basereg = R_BX;
240 op->indexreg = R_DI;
241 break;
242 case 2:
243 op->basereg = R_BP;
244 op->indexreg = R_SI;
245 break;
246 case 3:
247 op->basereg = R_BP;
248 op->indexreg = R_DI;
249 break;
250 case 4:
251 op->basereg = R_SI;
252 break;
253 case 5:
254 op->basereg = R_DI;
255 break;
256 case 6:
257 op->basereg = R_BP;
258 break;
259 case 7:
260 op->basereg = R_BX;
261 break;
262 }
263 if (rm == 6 && mod == 0) { /* special case */
264 op->basereg = -1;
265 if (segsize != 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700266 op->disp_size = 16;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000267 mod = 2; /* fake disp16 */
268 }
269 switch (mod) {
270 case 0:
271 op->segment |= SEG_NODISP;
272 break;
273 case 1:
274 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000275 op->offset = (int8_t)*data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000276 break;
277 case 2:
278 op->segment |= SEG_DISP16;
279 op->offset = *data++;
280 op->offset |= ((unsigned)*data++) << 8;
281 break;
282 }
283 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000284 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000285 /*
286 * Once again, <mod> specifies displacement size (this time
287 * none, byte or *dword*), while <rm> specifies the base
288 * register. Again, [EBP] is missing, replaced by a pure
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000289 * disp32 (this time that's mod=0,rm=*5*) in 32-bit mode,
290 * and RIP-relative addressing in 64-bit mode.
291 *
292 * However, rm=4
H. Peter Anvine2c80182005-01-15 22:15:51 +0000293 * indicates not a single base register, but instead the
294 * presence of a SIB byte...
295 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000296 int a64 = asize == 64;
297
H. Peter Anvine2c80182005-01-15 22:15:51 +0000298 op->indexreg = -1;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000299
300 if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700301 op->basereg = nasm_rd_reg64[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000302 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700303 op->basereg = nasm_rd_reg32[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000304
H. Peter Anvine2c80182005-01-15 22:15:51 +0000305 if (rm == 5 && mod == 0) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000306 if (segsize == 64) {
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000307 op->eaflags |= EAF_REL;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000308 op->segment |= SEG_RELATIVE;
309 mod = 2; /* fake disp32 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000310 }
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000311
312 if (asize != 64)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700313 op->disp_size = asize;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000314
315 op->basereg = -1;
316 mod = 2; /* fake disp32 */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000317 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000318
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700319
H. Peter Anvine2c80182005-01-15 22:15:51 +0000320 if (rm == 4) { /* process SIB */
H. Peter Anvin7786c362007-09-17 18:45:44 -0700321 scale = (sib >> 6) & 03;
322 index = (sib >> 3) & 07;
323 base = sib & 07;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000324
H. Peter Anvine2c80182005-01-15 22:15:51 +0000325 op->scale = 1 << scale;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000326
H. Peter Anvin57078f02011-08-22 14:09:04 -0700327 if (type == EA_XMMVSIB)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700328 op->indexreg = nasm_rd_xmmreg[index | ((rex & REX_X) ? 8 : 0)];
329 else if (type == EA_YMMVSIB)
330 op->indexreg = nasm_rd_ymmreg[index | ((rex & REX_X) ? 8 : 0)];
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700331 else if (type == EA_ZMMVSIB)
332 op->indexreg = nasm_rd_zmmreg[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin57078f02011-08-22 14:09:04 -0700333 else if (index == 4 && !(rex & REX_X))
334 op->indexreg = -1; /* ESP/RSP cannot be an index */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700335 else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700336 op->indexreg = nasm_rd_reg64[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000337 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700338 op->indexreg = nasm_rd_reg32[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000339
340 if (base == 5 && mod == 0) {
341 op->basereg = -1;
342 mod = 2; /* Fake disp32 */
343 } else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700344 op->basereg = nasm_rd_reg64[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000345 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700346 op->basereg = nasm_rd_reg32[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000347
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800348 if (segsize == 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700349 op->disp_size = 32;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700350 } else if (type != EA_SCALAR) {
351 /* Can't have VSIB without SIB */
352 return NULL;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000353 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000354
H. Peter Anvine2c80182005-01-15 22:15:51 +0000355 switch (mod) {
356 case 0:
357 op->segment |= SEG_NODISP;
358 break;
359 case 1:
360 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000361 op->offset = gets8(data);
362 data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000363 break;
364 case 2:
365 op->segment |= SEG_DISP32;
H. Peter Anvin08367e22008-01-02 12:19:41 -0800366 op->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000367 data += 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000368 break;
369 }
370 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000371 }
372}
373
374/*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000375 * Determine whether the instruction template in t corresponds to the data
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000376 * stream in data. Return the number of bytes matched if so.
377 */
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800378#define case4(x) case (x): case (x)+1: case (x)+2: case (x)+3
379
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000380static int matches(const struct itemplate *t, uint8_t *data,
381 const struct prefix_info *prefix, int segsize, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000382{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000383 uint8_t *r = (uint8_t *)(t->code);
384 uint8_t *origdata = data;
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700385 bool a_used = false, o_used = false;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000386 enum prefixes drep = 0;
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800387 enum prefixes dwait = 0;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000388 uint8_t lock = prefix->lock;
389 int osize = prefix->osize;
390 int asize = prefix->asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800391 int i, c;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700392 int op1, op2;
H. Peter Anvin92d36122008-10-25 00:42:51 -0700393 struct operand *opx, *opy;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700394 uint8_t opex = 0;
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700395 bool vex_ok = false;
H. Peter Anvin94352832008-05-26 12:03:55 -0700396 int regmask = (segsize == 64) ? 15 : 7;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700397 enum ea_type eat = EA_SCALAR;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000398
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700399 for (i = 0; i < MAX_OPERANDS; i++) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700400 ins->oprs[i].segment = ins->oprs[i].disp_size =
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700401 (segsize == 64 ? SEG_64BIT : segsize == 32 ? SEG_32BIT : 0);
402 }
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000403 ins->condition = -1;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000404 ins->rex = prefix->rex;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800405 memset(ins->prefixes, 0, sizeof ins->prefixes);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000406
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000407 if (t->flags & (segsize == 64 ? IF_NOLONG : IF_LONG))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700408 return false;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000409
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000410 if (prefix->rep == 0xF2)
Jin Kyu Songb4e1ae12013-11-08 13:31:58 -0800411 drep = (t->flags & IF_BND ? P_BND : P_REPNE);
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000412 else if (prefix->rep == 0xF3)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000413 drep = P_REP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000414
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800415 dwait = prefix->wait ? P_WAIT : 0;
416
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800417 while ((c = *r++) != 0) {
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700418 op1 = (c & 3) + ((opex & 1) << 2);
419 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
420 opx = &ins->oprs[op1];
H. Peter Anvin92d36122008-10-25 00:42:51 -0700421 opy = &ins->oprs[op2];
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700422 opex = 0;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800423
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800424 switch (c) {
425 case 01:
426 case 02:
427 case 03:
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700428 case 04:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000429 while (c--)
430 if (*r++ != *data++)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700431 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800432 break;
433
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700434 case 05:
435 case 06:
436 case 07:
437 opex = c;
438 break;
439
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800440 case4(010):
441 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000442 int t = *r++, d = *data++;
443 if (d < t || d > t + 7)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700444 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000445 else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800446 opx->basereg = (d-t)+
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000447 (ins->rex & REX_B ? 8 : 0);
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800448 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000449 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800450 break;
451 }
452
H. Peter Anvinc1377e92008-10-06 23:40:31 -0700453 case4(0274):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800454 opx->offset = (int8_t)*data++;
455 opx->segment |= SEG_SIGNED;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800456 break;
457
458 case4(020):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800459 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800460 break;
461
462 case4(024):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800463 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800464 break;
465
466 case4(030):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800467 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000468 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800469 break;
470
471 case4(034):
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000472 if (osize == 32) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800473 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000474 data += 4;
475 } else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800476 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000477 data += 2;
478 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000479 if (segsize != asize)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800480 opx->disp_size = asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800481 break;
482
483 case4(040):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800484 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000485 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800486 break;
487
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +0400488 case4(0254):
489 opx->offset = gets32(data);
490 data += 4;
491 break;
492
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800493 case4(044):
H. Peter Anvinb061d592007-04-16 02:02:06 +0000494 switch (asize) {
495 case 16:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800496 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000497 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800498 if (segsize != 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800499 opx->disp_size = 16;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000500 break;
501 case 32:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800502 opx->offset = getu32(data);
H. Peter Anvinb061d592007-04-16 02:02:06 +0000503 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800504 if (segsize == 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800505 opx->disp_size = 32;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000506 break;
507 case 64:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800508 opx->offset = getu64(data);
509 opx->disp_size = 64;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000510 data += 8;
511 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000512 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800513 break;
514
515 case4(050):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800516 opx->offset = gets8(data++);
517 opx->segment |= SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800518 break;
519
520 case4(054):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800521 opx->offset = getu64(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000522 data += 8;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800523 break;
524
525 case4(060):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800526 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000527 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800528 opx->segment |= SEG_RELATIVE;
529 opx->segment &= ~SEG_32BIT;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800530 break;
531
Ben Rudiak-Gouldbf0f4232013-02-20 23:25:59 +0400532 case4(064): /* rel */
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800533 opx->segment |= SEG_RELATIVE;
Ben Rudiak-Gouldbf0f4232013-02-20 23:25:59 +0400534 /* In long mode rel is always 32 bits, sign extended. */
535 if (segsize == 64 || osize == 32) {
536 opx->offset = gets32(data);
537 data += 4;
538 if (segsize != 64)
539 opx->segment |= SEG_32BIT;
540 opx->type = (opx->type & ~SIZE_MASK)
541 | (segsize == 64 ? BITS64 : BITS32);
542 } else {
543 opx->offset = gets16(data);
544 data += 2;
545 opx->segment &= ~SEG_32BIT;
546 opx->type = (opx->type & ~SIZE_MASK) | BITS16;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000547 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800548 break;
549
550 case4(070):
H. Peter Anvin08367e22008-01-02 12:19:41 -0800551 opx->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000552 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800553 opx->segment |= SEG_32BIT | SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800554 break;
555
556 case4(0100):
557 case4(0110):
558 case4(0120):
559 case4(0130):
560 {
561 int modrm = *data++;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800562 opx->segment |= SEG_RMREG;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700563 data = do_ea(data, modrm, asize, segsize, eat, opy, ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700564 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700565 return false;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700566 opx->basereg = ((modrm >> 3) & 7) + (ins->rex & REX_R ? 8 : 0);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800567 break;
568 }
569
H. Peter Anvind85d2502008-05-04 17:53:31 -0700570 case 0172:
571 {
572 uint8_t ximm = *data++;
573 c = *r++;
H. Peter Anvin94352832008-05-26 12:03:55 -0700574 ins->oprs[c >> 3].basereg = (ximm >> 4) & regmask;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700575 ins->oprs[c >> 3].segment |= SEG_RMREG;
576 ins->oprs[c & 7].offset = ximm & 15;
577 }
578 break;
579
H. Peter Anvind58656f2008-05-06 20:11:14 -0700580 case 0173:
581 {
582 uint8_t ximm = *data++;
583 c = *r++;
584
585 if ((c ^ ximm) & 15)
586 return false;
587
H. Peter Anvin94352832008-05-26 12:03:55 -0700588 ins->oprs[c >> 4].basereg = (ximm >> 4) & regmask;
H. Peter Anvind58656f2008-05-06 20:11:14 -0700589 ins->oprs[c >> 4].segment |= SEG_RMREG;
590 }
591 break;
592
H. Peter Anvincffe61e2011-07-07 17:21:24 -0700593 case4(0174):
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700594 {
595 uint8_t ximm = *data++;
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700596
H. Peter Anvincffe61e2011-07-07 17:21:24 -0700597 opx->basereg = (ximm >> 4) & regmask;
598 opx->segment |= SEG_RMREG;
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700599 }
600 break;
601
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800602 case4(0200):
603 case4(0204):
604 case4(0210):
605 case4(0214):
606 case4(0220):
607 case4(0224):
608 case4(0230):
609 case4(0234):
610 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000611 int modrm = *data++;
612 if (((modrm >> 3) & 07) != (c & 07))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700613 return false; /* spare field doesn't match up */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700614 data = do_ea(data, modrm, asize, segsize, eat, opy, ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700615 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700616 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800617 break;
618 }
619
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700620 case4(0260):
H. Peter Anvin23f0b162010-08-19 16:59:35 -0700621 case 0270:
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700622 {
623 int vexm = *r++;
624 int vexwlp = *r++;
H. Peter Anvin421059c2010-08-16 14:56:33 -0700625
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700626 ins->rex |= REX_V;
H. Peter Anvinfc561202011-07-07 16:58:22 -0700627 if ((prefix->rex & (REX_V|REX_P)) != REX_V)
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700628 return false;
629
630 if ((vexm & 0x1f) != prefix->vex_m)
631 return false;
632
H. Peter Anvin421059c2010-08-16 14:56:33 -0700633 switch (vexwlp & 060) {
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700634 case 000:
635 if (prefix->rex & REX_W)
636 return false;
637 break;
H. Peter Anvin421059c2010-08-16 14:56:33 -0700638 case 020:
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700639 if (!(prefix->rex & REX_W))
640 return false;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700641 ins->rex &= ~REX_W;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700642 break;
H. Peter Anvin421059c2010-08-16 14:56:33 -0700643 case 040: /* VEX.W is a don't care */
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700644 ins->rex &= ~REX_W;
645 break;
H. Peter Anvin421059c2010-08-16 14:56:33 -0700646 case 060:
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700647 break;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700648 }
649
H. Peter Anvin421059c2010-08-16 14:56:33 -0700650 /* The 010 bit of vexwlp is set if VEX.L is ignored */
651 if ((vexwlp ^ prefix->vex_lp) & ((vexwlp & 010) ? 03 : 07))
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700652 return false;
653
H. Peter Anvin23f0b162010-08-19 16:59:35 -0700654 if (c == 0270) {
655 if (prefix->vex_v != 0)
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700656 return false;
H. Peter Anvin23f0b162010-08-19 16:59:35 -0700657 } else {
658 opx->segment |= SEG_RMREG;
659 opx->basereg = prefix->vex_v;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700660 }
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700661 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700662 break;
663 }
664
H. Peter Anvin574784d2012-02-25 22:33:46 -0800665 case 0271:
H. Peter Anvin8ea22002012-02-25 10:24:24 -0800666 if (prefix->rep == 0xF3)
667 drep = P_XRELEASE;
668 break;
669
H. Peter Anvin574784d2012-02-25 22:33:46 -0800670 case 0272:
H. Peter Anvin8ea22002012-02-25 10:24:24 -0800671 if (prefix->rep == 0xF2)
672 drep = P_XACQUIRE;
673 else if (prefix->rep == 0xF3)
674 drep = P_XRELEASE;
675 break;
676
H. Peter Anvin574784d2012-02-25 22:33:46 -0800677 case 0273:
H. Peter Anvin8ea22002012-02-25 10:24:24 -0800678 if (prefix->lock == 0xF0) {
679 if (prefix->rep == 0xF2)
680 drep = P_XACQUIRE;
681 else if (prefix->rep == 0xF3)
682 drep = P_XRELEASE;
683 }
684 break;
685
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800686 case 0310:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000687 if (asize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700688 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000689 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700690 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800691 break;
692
693 case 0311:
H. Peter Anvind28f07f2009-06-26 16:18:00 -0700694 if (asize != 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700695 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000696 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700697 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800698 break;
699
700 case 0312:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000701 if (asize != segsize)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700702 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000703 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700704 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800705 break;
706
707 case 0313:
H. Peter Anvince2b3972007-05-30 22:21:11 +0000708 if (asize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700709 return false;
H. Peter Anvince2b3972007-05-30 22:21:11 +0000710 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700711 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800712 break;
713
714 case 0314:
H. Peter Anvin23440102007-11-12 21:02:33 -0800715 if (prefix->rex & REX_B)
716 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800717 break;
718
719 case 0315:
H. Peter Anvin23440102007-11-12 21:02:33 -0800720 if (prefix->rex & REX_X)
721 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800722 break;
723
724 case 0316:
H. Peter Anvin23440102007-11-12 21:02:33 -0800725 if (prefix->rex & REX_R)
726 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800727 break;
728
729 case 0317:
H. Peter Anvin23440102007-11-12 21:02:33 -0800730 if (prefix->rex & REX_W)
731 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800732 break;
733
734 case 0320:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000735 if (osize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700736 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000737 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700738 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800739 break;
740
741 case 0321:
H. Peter Anvinb061d592007-04-16 02:02:06 +0000742 if (osize != 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700743 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000744 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700745 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800746 break;
747
748 case 0322:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000749 if (osize != (segsize == 16) ? 16 : 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700750 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000751 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700752 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800753 break;
754
755 case 0323:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000756 ins->rex |= REX_W; /* 64-bit only instruction */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000757 osize = 64;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800758 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800759 break;
760
761 case 0324:
H. Peter Anvin7023d632010-08-16 22:13:14 -0700762 if (osize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700763 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800764 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800765 break;
766
H. Peter Anvin9472dab2009-06-24 21:38:29 -0700767 case 0325:
768 ins->rex |= REX_NH;
769 break;
770
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800771 case 0330:
772 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000773 int t = *r++, d = *data++;
774 if (d < t || d > t + 15)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700775 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000776 else
777 ins->condition = d - t;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800778 break;
779 }
780
Ben Rudiak-Gouldd7ab1f92013-02-20 23:25:54 +0400781 case 0326:
782 if (prefix->rep == 0xF3)
783 return false;
784 break;
785
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800786 case 0331:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000787 if (prefix->rep)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700788 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800789 break;
790
791 case 0332:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700792 if (prefix->rep != 0xF2)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700793 return false;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800794 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800795 break;
796
797 case 0333:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000798 if (prefix->rep != 0xF3)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700799 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000800 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800801 break;
802
803 case 0334:
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000804 if (lock) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000805 ins->rex |= REX_R;
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000806 lock = 0;
807 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800808 break;
809
810 case 0335:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700811 if (drep == P_REP)
812 drep = P_REPE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800813 break;
814
H. Peter Anvin962e3052008-08-28 17:47:16 -0700815 case 0336:
816 case 0337:
817 break;
818
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800819 case 0340:
820 return false;
821
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800822 case 0341:
823 if (prefix->wait != 0x9B)
824 return false;
825 dwait = 0;
826 break;
827
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700828 case 0360:
829 if (prefix->osp || prefix->rep)
830 return false;
831 break;
832
833 case 0361:
834 if (!prefix->osp || prefix->rep)
835 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700836 o_used = true;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700837 break;
838
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800839 case 0364:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000840 if (prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700841 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800842 break;
843
844 case 0365:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000845 if (prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700846 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800847 break;
848
849 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000850 if (!prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700851 return false;
852 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800853 break;
854
855 case 0367:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000856 if (!prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700857 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800858 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800859 break;
860
H. Peter Anvin9898c802012-02-25 11:46:56 -0800861 case 0370:
862 case 0371:
863 break;
864
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700865 case 0374:
866 eat = EA_XMMVSIB;
867 break;
868
869 case 0375:
870 eat = EA_YMMVSIB;
871 break;
872
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700873 case 0376:
874 eat = EA_ZMMVSIB;
875 break;
876
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800877 default:
878 return false; /* Unknown code */
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000879 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000880 }
881
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700882 if (!vex_ok && (ins->rex & REX_V))
883 return false;
884
H. Peter Anvinfc561202011-07-07 16:58:22 -0700885 /* REX cannot be combined with VEX */
886 if ((ins->rex & REX_V) && (prefix->rex & REX_P))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700887 return false;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700888
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000889 /*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000890 * Check for unused rep or a/o prefixes.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000891 */
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700892 for (i = 0; i < t->operands; i++) {
893 if (ins->oprs[i].segment != SEG_RMREG)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700894 a_used = true;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700895 }
896
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700897 if (lock) {
H. Peter Anvin10da41e2012-02-24 20:57:04 -0800898 if (ins->prefixes[PPS_LOCK])
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700899 return false;
H. Peter Anvin10da41e2012-02-24 20:57:04 -0800900 ins->prefixes[PPS_LOCK] = P_LOCK;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700901 }
902 if (drep) {
H. Peter Anvin10da41e2012-02-24 20:57:04 -0800903 if (ins->prefixes[PPS_REP])
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700904 return false;
H. Peter Anvin10da41e2012-02-24 20:57:04 -0800905 ins->prefixes[PPS_REP] = drep;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700906 }
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800907 ins->prefixes[PPS_WAIT] = dwait;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800908 if (!o_used) {
909 if (osize != ((segsize == 16) ? 16 : 32)) {
910 enum prefixes pfx = 0;
911
912 switch (osize) {
913 case 16:
914 pfx = P_O16;
915 break;
916 case 32:
917 pfx = P_O32;
918 break;
919 case 64:
920 pfx = P_O64;
921 break;
922 }
923
924 if (ins->prefixes[PPS_OSIZE])
925 return false;
926 ins->prefixes[PPS_OSIZE] = pfx;
927 }
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700928 }
929 if (!a_used && asize != segsize) {
930 if (ins->prefixes[PPS_ASIZE])
931 return false;
932 ins->prefixes[PPS_ASIZE] = asize == 16 ? P_A16 : P_A32;
933 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000934
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000935 /* Fix: check for redundant REX prefixes */
936
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000937 return data - origdata;
938}
939
H. Peter Anvina4835d42008-05-20 14:21:29 -0700940/* Condition names for disassembly, sorted by x86 code */
941static const char * const condition_name[16] = {
942 "o", "no", "c", "nc", "z", "nz", "na", "a",
943 "s", "ns", "pe", "po", "l", "nl", "ng", "g"
944};
945
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000946int32_t disasm(uint8_t *data, char *output, int outbufsize, int segsize,
Jin Kyu Song9bb987d2013-08-26 20:28:42 -0700947 int32_t offset, int autosync, iflags_t prefer)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000948{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000949 const struct itemplate * const *p, * const *best_p;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700950 const struct disasm_index *ix;
951 uint8_t *dp;
H. Peter Anvin4836e332002-04-30 20:56:43 +0000952 int length, best_length = 0;
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000953 char *segover;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700954 int i, slen, colon, n;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000955 uint8_t *origdata;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000956 int works;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000957 insn tmp_ins, ins;
H. Peter Anvin0bc288f2013-09-27 16:53:51 -0700958 iflags_t goodness, best, flags;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000959 int best_pref;
960 struct prefix_info prefix;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800961 bool end_prefix;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000962
H. Peter Anvinbfb888c2007-09-11 04:26:44 +0000963 memset(&ins, 0, sizeof ins);
964
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000965 /*
966 * Scan for prefixes.
967 */
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000968 memset(&prefix, 0, sizeof prefix);
969 prefix.asize = segsize;
970 prefix.osize = (segsize == 64) ? 32 : segsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000971 segover = NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000972 origdata = data;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800973
H. Peter Anvin2fb033a2008-05-21 11:05:39 -0700974 ix = itable;
975
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700976 end_prefix = false;
977 while (!end_prefix) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800978 switch (*data) {
979 case 0xF2:
980 case 0xF3:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000981 prefix.rep = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800982 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -0700983
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800984 case 0x9B:
985 prefix.wait = *data++;
986 break;
987
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800988 case 0xF0:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000989 prefix.lock = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800990 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -0700991
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800992 case 0x2E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000993 segover = "cs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800994 break;
995 case 0x36:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000996 segover = "ss", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800997 break;
998 case 0x3E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000999 segover = "ds", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001000 break;
1001 case 0x26:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001002 segover = "es", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001003 break;
1004 case 0x64:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001005 segover = "fs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001006 break;
1007 case 0x65:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001008 segover = "gs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001009 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001010
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001011 case 0x66:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001012 prefix.osize = (segsize == 16) ? 32 : 16;
1013 prefix.osp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001014 break;
1015 case 0x67:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001016 prefix.asize = (segsize == 32) ? 16 : 32;
1017 prefix.asp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001018 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001019
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001020 case 0xC4:
1021 case 0xC5:
1022 if (segsize == 64 || (data[1] & 0xc0) == 0xc0) {
1023 prefix.vex[0] = *data++;
1024 prefix.vex[1] = *data++;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001025
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001026 prefix.rex = REX_V;
H. Peter Anvin40b81a42009-05-08 18:01:21 -07001027 prefix.vex_c = RV_VEX;
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001028
1029 if (prefix.vex[0] == 0xc4) {
1030 prefix.vex[2] = *data++;
1031 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1032 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1033 prefix.vex_m = prefix.vex[1] & 0x1f;
1034 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1035 prefix.vex_lp = prefix.vex[2] & 7;
1036 } else {
1037 prefix.rex |= (~prefix.vex[1] >> (7-2)) & REX_R;
1038 prefix.vex_m = 1;
1039 prefix.vex_v = (~prefix.vex[1] >> 3) & 15;
1040 prefix.vex_lp = prefix.vex[1] & 7;
1041 }
1042
H. Peter Anvin5d62e572010-08-19 17:04:36 -07001043 ix = itable_vex[RV_VEX][prefix.vex_m][prefix.vex_lp & 3];
H. Peter Anvina04019c2009-05-03 21:42:34 -07001044 }
1045 end_prefix = true;
1046 break;
1047
1048 case 0x8F:
1049 if ((data[1] & 030) != 0 &&
1050 (segsize == 64 || (data[1] & 0xc0) == 0xc0)) {
1051 prefix.vex[0] = *data++;
1052 prefix.vex[1] = *data++;
1053 prefix.vex[2] = *data++;
1054
1055 prefix.rex = REX_V;
H. Peter Anvin40b81a42009-05-08 18:01:21 -07001056 prefix.vex_c = RV_XOP;
H. Peter Anvina04019c2009-05-03 21:42:34 -07001057
1058 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1059 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1060 prefix.vex_m = prefix.vex[1] & 0x1f;
1061 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1062 prefix.vex_lp = prefix.vex[2] & 7;
1063
Cyrill Gorcunov9e1c9ce2010-09-12 13:37:53 +04001064 ix = itable_vex[RV_XOP][prefix.vex_m][prefix.vex_lp & 3];
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001065 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001066 end_prefix = true;
1067 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001068
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001069 case REX_P + 0x0:
1070 case REX_P + 0x1:
1071 case REX_P + 0x2:
1072 case REX_P + 0x3:
1073 case REX_P + 0x4:
1074 case REX_P + 0x5:
1075 case REX_P + 0x6:
1076 case REX_P + 0x7:
1077 case REX_P + 0x8:
1078 case REX_P + 0x9:
1079 case REX_P + 0xA:
1080 case REX_P + 0xB:
1081 case REX_P + 0xC:
1082 case REX_P + 0xD:
1083 case REX_P + 0xE:
1084 case REX_P + 0xF:
1085 if (segsize == 64) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001086 prefix.rex = *data++;
1087 if (prefix.rex & REX_W)
1088 prefix.osize = 64;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001089 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001090 end_prefix = true;
1091 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001092
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001093 default:
1094 end_prefix = true;
1095 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001096 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001097 }
1098
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001099 best = -1; /* Worst possible */
H. Peter Anvin4836e332002-04-30 20:56:43 +00001100 best_p = NULL;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001101 best_pref = INT_MAX;
1102
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001103 if (!ix)
1104 return 0; /* No instruction table at all... */
1105
H. Peter Anvin19e20102007-09-18 15:08:20 -07001106 dp = data;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001107 ix += *dp++;
Charles Crayne46b31b02007-10-18 21:17:20 -07001108 while (ix->n == -1) {
H. Peter Anvin19e20102007-09-18 15:08:20 -07001109 ix = (const struct disasm_index *)ix->p + *dp++;
1110 }
1111
1112 p = (const struct itemplate * const *)ix->p;
1113 for (n = ix->n; n; n--, p++) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001114 if ((length = matches(*p, data, &prefix, segsize, &tmp_ins))) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001115 works = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001116 /*
1117 * Final check to make sure the types of r/m match up.
H. Peter Anvindbf130e2007-05-30 00:18:26 +00001118 * XXX: Need to make sure this is actually correct.
H. Peter Anvine2c80182005-01-15 22:15:51 +00001119 */
1120 for (i = 0; i < (*p)->operands; i++) {
Ben Rudiak-Gould6e878932013-02-27 10:13:14 -08001121 if (
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001122 /* If it's a mem-only EA but we have a
1123 register, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001124 ((tmp_ins.oprs[i].segment & SEG_RMREG) &&
Cyrill Gorcunove4f526b2009-10-18 12:41:14 +04001125 is_class(MEMORY, (*p)->opd[i])) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001126 /* If it's a reg-only EA but we have a memory
1127 ref, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001128 (!(tmp_ins.oprs[i].segment & SEG_RMREG) &&
1129 !(REG_EA & ~(*p)->opd[i]) &&
1130 !((*p)->opd[i] & REG_SMASK)) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001131 /* Register type mismatch (eg FS vs REG_DESS):
1132 die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001133 ((((*p)->opd[i] & (REGISTER | FPUREG)) ||
1134 (tmp_ins.oprs[i].segment & SEG_RMREG)) &&
1135 !whichreg((*p)->opd[i],
1136 tmp_ins.oprs[i].basereg, tmp_ins.rex))
Ben Rudiak-Gould6e878932013-02-27 10:13:14 -08001137 ) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001138 works = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001139 break;
1140 }
1141 }
1142
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001143 /*
1144 * Note: we always prefer instructions which incorporate
1145 * prefixes in the instructions themselves. This is to allow
1146 * e.g. PAUSE to be preferred to REP NOP, and deal with
1147 * MMX/SSE instructions where prefixes are used to select
1148 * between MMX and SSE register sets or outright opcode
1149 * selection.
1150 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001151 if (works) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001152 int i, nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001153 goodness = ((*p)->flags & IF_PFMASK) ^ prefer;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001154 nprefix = 0;
1155 for (i = 0; i < MAXPREFIX; i++)
1156 if (tmp_ins.prefixes[i])
1157 nprefix++;
1158 if (nprefix < best_pref ||
1159 (nprefix == best_pref && goodness < best)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001160 /* This is the best one found so far */
1161 best = goodness;
1162 best_p = p;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001163 best_pref = nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001164 best_length = length;
1165 ins = tmp_ins;
1166 }
1167 }
1168 }
H. Peter Anvin4836e332002-04-30 20:56:43 +00001169 }
H. Peter Anvineba20a72002-04-30 20:53:55 +00001170
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001171 if (!best_p)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001172 return 0; /* no instruction was matched */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001173
H. Peter Anvin4836e332002-04-30 20:56:43 +00001174 /* Pick the best match */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001175 p = best_p;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001176 length = best_length;
H. Peter Anvin0bc288f2013-09-27 16:53:51 -07001177 flags = (*p)->flags;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001178
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001179 slen = 0;
1180
Ed Beroset64ab5192004-12-15 23:32:57 +00001181 /* TODO: snprintf returns the value that the string would have if
H. Peter Anvin70653092007-10-19 14:42:29 -07001182 * the buffer were long enough, and not the actual length of
H. Peter Anvine2c80182005-01-15 22:15:51 +00001183 * the returned string, so each instance of using the return
1184 * value of snprintf should actually be checked to assure that
1185 * the return value is "sane." Maybe a macro wrapper could
1186 * be used for that purpose.
1187 */
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001188 for (i = 0; i < MAXPREFIX; i++) {
1189 const char *prefix = prefix_name(ins.prefixes[i]);
1190 if (prefix)
1191 slen += snprintf(output+slen, outbufsize-slen, "%s ", prefix);
1192 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001193
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001194 i = (*p)->opcode;
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001195 if (i >= FIRST_COND_OPCODE)
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001196 slen += snprintf(output + slen, outbufsize - slen, "%s%s",
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001197 nasm_insn_names[i], condition_name[ins.condition]);
1198 else
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001199 slen += snprintf(output + slen, outbufsize - slen, "%s",
1200 nasm_insn_names[i]);
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001201
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001202 colon = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001203 length += data - origdata; /* fix up for prefixes */
1204 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001205 opflags_t t = (*p)->opd[i];
1206 const operand *o = &ins.oprs[i];
1207 int64_t offs;
1208
H. Peter Anvine2c80182005-01-15 22:15:51 +00001209 output[slen++] = (colon ? ':' : i == 0 ? ' ' : ',');
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001210
H. Peter Anvin7786c362007-09-17 18:45:44 -07001211 offs = o->offset;
1212 if (o->segment & SEG_RELATIVE) {
1213 offs += offset + length;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001214 /*
1215 * sort out wraparound
1216 */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001217 if (!(o->segment & (SEG_32BIT|SEG_64BIT)))
1218 offs &= 0xffff;
H. Peter Anvin08367e22008-01-02 12:19:41 -08001219 else if (segsize != 64)
1220 offs &= 0xffffffff;
1221
H. Peter Anvine2c80182005-01-15 22:15:51 +00001222 /*
1223 * add sync marker, if autosync is on
1224 */
1225 if (autosync)
H. Peter Anvin7786c362007-09-17 18:45:44 -07001226 add_sync(offs, 0L);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001227 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001228
H. Peter Anvin7786c362007-09-17 18:45:44 -07001229 if (t & COLON)
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001230 colon = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001231 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001232 colon = false;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001233
H. Peter Anvin7786c362007-09-17 18:45:44 -07001234 if ((t & (REGISTER | FPUREG)) ||
1235 (o->segment & SEG_RMREG)) {
1236 enum reg_enum reg;
1237 reg = whichreg(t, o->basereg, ins.rex);
1238 if (t & TO)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001239 slen += snprintf(output + slen, outbufsize - slen, "to ");
1240 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001241 nasm_reg_names[reg-EXPR_REG_START]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001242 } else if (!(UNITY & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001243 output[slen++] = '1';
H. Peter Anvin7786c362007-09-17 18:45:44 -07001244 } else if (t & IMMEDIATE) {
1245 if (t & BITS8) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001246 slen +=
1247 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001248 if (o->segment & SEG_SIGNED) {
1249 if (offs < 0) {
1250 offs *= -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001251 output[slen++] = '-';
1252 } else
1253 output[slen++] = '+';
1254 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001255 } else if (t & BITS16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001256 slen +=
1257 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001258 } else if (t & BITS32) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001259 slen +=
1260 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001261 } else if (t & BITS64) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001262 slen +=
1263 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001264 } else if (t & NEAR) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001265 slen +=
1266 snprintf(output + slen, outbufsize - slen, "near ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001267 } else if (t & SHORT) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001268 slen +=
1269 snprintf(output + slen, outbufsize - slen, "short ");
1270 }
1271 slen +=
Keith Kanios93f2e9a2007-04-14 00:10:59 +00001272 snprintf(output + slen, outbufsize - slen, "0x%"PRIx64"",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001273 offs);
1274 } else if (!(MEM_OFFS & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001275 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001276 snprintf(output + slen, outbufsize - slen,
1277 "[%s%s%s0x%"PRIx64"]",
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001278 (segover ? segover : ""),
1279 (segover ? ":" : ""),
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001280 (o->disp_size == 64 ? "qword " :
1281 o->disp_size == 32 ? "dword " :
1282 o->disp_size == 16 ? "word " : ""), offs);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001283 segover = NULL;
Cyrill Gorcunove4f526b2009-10-18 12:41:14 +04001284 } else if (is_class(REGMEM, t)) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001285 int started = false;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001286 if (t & BITS8)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001287 slen +=
1288 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001289 if (t & BITS16)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001290 slen +=
1291 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001292 if (t & BITS32)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001293 slen +=
1294 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001295 if (t & BITS64)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001296 slen +=
1297 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001298 if (t & BITS80)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001299 slen +=
1300 snprintf(output + slen, outbufsize - slen, "tword ");
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001301 if (t & BITS128)
1302 slen +=
1303 snprintf(output + slen, outbufsize - slen, "oword ");
H. Peter Anvindfb91802008-05-20 11:43:53 -07001304 if (t & BITS256)
1305 slen +=
1306 snprintf(output + slen, outbufsize - slen, "yword ");
Jin Kyu Songd4760c12013-08-21 19:29:11 -07001307 if (t & BITS512)
1308 slen +=
1309 snprintf(output + slen, outbufsize - slen, "zword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001310 if (t & FAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001311 slen += snprintf(output + slen, outbufsize - slen, "far ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001312 if (t & NEAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001313 slen +=
1314 snprintf(output + slen, outbufsize - slen, "near ");
1315 output[slen++] = '[';
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001316 if (o->disp_size)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001317 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001318 (o->disp_size == 64 ? "qword " :
1319 o->disp_size == 32 ? "dword " :
1320 o->disp_size == 16 ? "word " :
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001321 ""));
H. Peter Anvin7786c362007-09-17 18:45:44 -07001322 if (o->eaflags & EAF_REL)
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00001323 slen += snprintf(output + slen, outbufsize - slen, "rel ");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001324 if (segover) {
1325 slen +=
1326 snprintf(output + slen, outbufsize - slen, "%s:",
1327 segover);
1328 segover = NULL;
1329 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001330 if (o->basereg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001331 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001332 nasm_reg_names[(o->basereg-EXPR_REG_START)]);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001333 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001334 }
H. Peter Anvin0bc288f2013-09-27 16:53:51 -07001335 if (o->indexreg != -1 && !(flags & IF_MIB)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001336 if (started)
1337 output[slen++] = '+';
1338 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001339 nasm_reg_names[(o->indexreg-EXPR_REG_START)]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001340 if (o->scale > 1)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001341 slen +=
1342 snprintf(output + slen, outbufsize - slen, "*%d",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001343 o->scale);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001344 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001345 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001346
1347
H. Peter Anvin7786c362007-09-17 18:45:44 -07001348 if (o->segment & SEG_DISP8) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001349 const char *prefix;
1350 uint8_t offset = offs;
1351 if ((int8_t)offset < 0) {
1352 prefix = "-";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001353 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001354 } else {
1355 prefix = "+";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001356 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001357 slen +=
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001358 snprintf(output + slen, outbufsize - slen, "%s0x%"PRIx8"",
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001359 prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001360 } else if (o->segment & SEG_DISP16) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001361 const char *prefix;
1362 uint16_t offset = offs;
1363 if ((int16_t)offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001364 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001365 prefix = "-";
1366 } else {
1367 prefix = started ? "+" : "";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001368 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001369 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001370 snprintf(output + slen, outbufsize - slen,
1371 "%s0x%"PRIx16"", prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001372 } else if (o->segment & SEG_DISP32) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001373 if (prefix.asize == 64) {
1374 const char *prefix;
1375 uint64_t offset = (int64_t)(int32_t)offs;
1376 if ((int32_t)offs < 0 && started) {
1377 offset = -offset;
1378 prefix = "-";
1379 } else {
1380 prefix = started ? "+" : "";
1381 }
1382 slen +=
1383 snprintf(output + slen, outbufsize - slen,
1384 "%s0x%"PRIx64"", prefix, offset);
1385 } else {
1386 const char *prefix;
1387 uint32_t offset = offs;
1388 if ((int32_t) offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001389 offset = -offset;
1390 prefix = "-";
1391 } else {
1392 prefix = started ? "+" : "";
1393 }
1394 slen +=
1395 snprintf(output + slen, outbufsize - slen,
1396 "%s0x%"PRIx32"", prefix, offset);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001397 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001398 }
H. Peter Anvin0bc288f2013-09-27 16:53:51 -07001399
1400 if (o->indexreg != -1 && (flags & IF_MIB)) {
1401 output[slen++] = ',';
1402 slen += snprintf(output + slen, outbufsize - slen, "%s",
1403 nasm_reg_names[(o->indexreg-EXPR_REG_START)]);
1404 if (o->scale > 1)
1405 slen +=
1406 snprintf(output + slen, outbufsize - slen, "*%d",
1407 o->scale);
1408 started = true;
1409 }
1410
H. Peter Anvine2c80182005-01-15 22:15:51 +00001411 output[slen++] = ']';
1412 } else {
1413 slen +=
1414 snprintf(output + slen, outbufsize - slen, "<operand%d>",
1415 i);
1416 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001417 }
1418 output[slen] = '\0';
H. Peter Anvine2c80182005-01-15 22:15:51 +00001419 if (segover) { /* unused segment override */
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001420 char *p = output;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001421 int count = slen + 1;
1422 while (count--)
1423 p[count + 3] = p[count];
1424 strncpy(output, segover, 2);
1425 output[2] = ' ';
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001426 }
1427 return length;
1428}
1429
H. Peter Anvined37aa82009-03-18 23:10:19 -07001430/*
1431 * This is called when we don't have a complete instruction. If it
1432 * is a standalone *single-byte* prefix show it as such, otherwise
1433 * print it as a literal.
1434 */
1435int32_t eatbyte(uint8_t *data, char *output, int outbufsize, int segsize)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001436{
H. Peter Anvined37aa82009-03-18 23:10:19 -07001437 uint8_t byte = *data;
1438 const char *str = NULL;
1439
1440 switch (byte) {
1441 case 0xF2:
H. Peter Anvin1d7d7c62009-03-19 06:52:07 -07001442 str = "repne";
H. Peter Anvined37aa82009-03-18 23:10:19 -07001443 break;
1444 case 0xF3:
H. Peter Anvin1d7d7c62009-03-19 06:52:07 -07001445 str = "rep";
H. Peter Anvined37aa82009-03-18 23:10:19 -07001446 break;
1447 case 0x9B:
1448 str = "wait";
1449 break;
1450 case 0xF0:
1451 str = "lock";
1452 break;
1453 case 0x2E:
1454 str = "cs";
1455 break;
1456 case 0x36:
1457 str = "ss";
1458 break;
1459 case 0x3E:
1460 str = "ss";
1461 break;
1462 case 0x26:
1463 str = "es";
1464 break;
1465 case 0x64:
1466 str = "fs";
1467 break;
1468 case 0x65:
1469 str = "gs";
1470 break;
1471 case 0x66:
1472 str = (segsize == 16) ? "o32" : "o16";
1473 break;
1474 case 0x67:
1475 str = (segsize == 32) ? "a16" : "a32";
1476 break;
1477 case REX_P + 0x0:
1478 case REX_P + 0x1:
1479 case REX_P + 0x2:
1480 case REX_P + 0x3:
1481 case REX_P + 0x4:
1482 case REX_P + 0x5:
1483 case REX_P + 0x6:
1484 case REX_P + 0x7:
1485 case REX_P + 0x8:
1486 case REX_P + 0x9:
1487 case REX_P + 0xA:
1488 case REX_P + 0xB:
1489 case REX_P + 0xC:
1490 case REX_P + 0xD:
1491 case REX_P + 0xE:
1492 case REX_P + 0xF:
1493 if (segsize == 64) {
1494 snprintf(output, outbufsize, "rex%s%s%s%s%s",
1495 (byte == REX_P) ? "" : ".",
1496 (byte & REX_W) ? "w" : "",
1497 (byte & REX_R) ? "r" : "",
1498 (byte & REX_X) ? "x" : "",
1499 (byte & REX_B) ? "b" : "");
1500 break;
1501 }
1502 /* else fall through */
1503 default:
1504 snprintf(output, outbufsize, "db 0x%02x", byte);
1505 break;
1506 }
1507
1508 if (str)
Cyrill Gorcunov0a45cc82009-08-09 19:25:29 +04001509 snprintf(output, outbufsize, "%s", str);
H. Peter Anvined37aa82009-03-18 23:10:19 -07001510
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001511 return 1;
1512}