blob: 66ea7b0c7a85ec0b37b40e3cf0c99d6b441573a2 [file] [log] [blame]
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07001/* ----------------------------------------------------------------------- *
2 *
H. Peter Anvin7023d632010-08-16 22:13:14 -07003 * Copyright 1996-2010 The NASM Authors - All Rights Reserved
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07004 * See the file AUTHORS included with the NASM distribution for
5 * the specific copyright holders.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 *
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07007 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following
9 * conditions are met:
10 *
11 * * Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * * Redistributions in binary form must reproduce the above
14 * copyright notice, this list of conditions and the following
15 * disclaimer in the documentation and/or other materials provided
16 * with the distribution.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND
19 * CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
20 * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
21 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
22 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
23 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
24 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
26 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
29 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
30 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 *
32 * ----------------------------------------------------------------------- */
33
34/*
35 * disasm.c where all the _work_ gets done in the Netwide Disassembler
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000036 */
37
H. Peter Anvinfe501952007-10-02 21:53:51 -070038#include "compiler.h"
39
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000040#include <stdio.h>
41#include <string.h>
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000042#include <limits.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +000043#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000044
45#include "nasm.h"
46#include "disasm.h"
47#include "sync.h"
48#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -070049#include "tables.h"
50#include "regdis.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000051
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000052/*
53 * Flags that go into the `segment' field of `insn' structures
54 * during disassembly.
55 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +000056#define SEG_RELATIVE 1
57#define SEG_32BIT 2
58#define SEG_RMREG 4
59#define SEG_DISP8 8
60#define SEG_DISP16 16
61#define SEG_DISP32 32
62#define SEG_NODISP 64
63#define SEG_SIGNED 128
64#define SEG_64BIT 256
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000065
H. Peter Anvin62cb6062007-09-11 22:44:03 +000066/*
67 * Prefix information
68 */
69struct prefix_info {
70 uint8_t osize; /* Operand size */
71 uint8_t asize; /* Address size */
72 uint8_t osp; /* Operand size prefix present */
73 uint8_t asp; /* Address size prefix present */
74 uint8_t rep; /* Rep prefix present */
75 uint8_t seg; /* Segment override prefix present */
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -080076 uint8_t wait; /* WAIT "prefix" present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000077 uint8_t lock; /* Lock prefix present */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070078 uint8_t vex[3]; /* VEX prefix present */
H. Peter Anvina04019c2009-05-03 21:42:34 -070079 uint8_t vex_c; /* VEX "class" (VEX, XOP, ...) */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070080 uint8_t vex_m; /* VEX.M field */
81 uint8_t vex_v;
82 uint8_t vex_lp; /* VEX.LP fields */
83 uint32_t rex; /* REX prefix present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000084};
85
H. Peter Anvin0ee01422007-04-16 01:18:30 +000086#define getu8(x) (*(uint8_t *)(x))
H. Peter Anvind1fb15c2007-11-13 09:37:59 -080087#if X86_MEMORY
H. Peter Anvin0ee01422007-04-16 01:18:30 +000088/* Littleendian CPU which can handle unaligned references */
89#define getu16(x) (*(uint16_t *)(x))
90#define getu32(x) (*(uint32_t *)(x))
91#define getu64(x) (*(uint64_t *)(x))
92#else
93static uint16_t getu16(uint8_t *data)
94{
95 return (uint16_t)data[0] + ((uint16_t)data[1] << 8);
96}
97static uint32_t getu32(uint8_t *data)
98{
99 return (uint32_t)getu16(data) + ((uint32_t)getu16(data+2) << 16);
100}
101static uint64_t getu64(uint8_t *data)
102{
103 return (uint64_t)getu32(data) + ((uint64_t)getu32(data+4) << 32);
104}
105#endif
106
107#define gets8(x) ((int8_t)getu8(x))
108#define gets16(x) ((int16_t)getu16(x))
109#define gets32(x) ((int32_t)getu32(x))
110#define gets64(x) ((int64_t)getu64(x))
111
112/* Important: regval must already have been adjusted for rex extensions */
H. Peter Anvinf8563f72009-10-13 12:28:14 -0700113static enum reg_enum whichreg(opflags_t regflags, int regval, int rex)
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000114{
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700115 if (!(regflags & (REGISTER|REGMEM)))
116 return 0; /* Registers not permissible?! */
117
118 regflags |= REGISTER;
119
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000120 if (!(REG_AL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000121 return R_AL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000122 if (!(REG_AX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000123 return R_AX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000124 if (!(REG_EAX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000125 return R_EAX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000126 if (!(REG_RAX & ~regflags))
127 return R_RAX;
H. Peter Anvin10101f22003-02-24 23:22:45 +0000128 if (!(REG_DL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000129 return R_DL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000130 if (!(REG_DX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000131 return R_DX;
H. Peter Anvin10101f22003-02-24 23:22:45 +0000132 if (!(REG_EDX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000133 return R_EDX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000134 if (!(REG_RDX & ~regflags))
135 return R_RDX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000136 if (!(REG_CL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000137 return R_CL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000138 if (!(REG_CX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000139 return R_CX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000140 if (!(REG_ECX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000141 return R_ECX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000142 if (!(REG_RCX & ~regflags))
143 return R_RCX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000144 if (!(FPU0 & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000145 return R_ST0;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700146 if (!(XMM0 & ~regflags))
147 return R_XMM0;
148 if (!(YMM0 & ~regflags))
149 return R_YMM0;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000150 if (!(REG_CS & ~regflags))
H. Peter Anvin232badb2002-06-06 02:41:20 +0000151 return (regval == 1) ? R_CS : 0;
H. Peter Anvin76690a12002-04-30 20:52:49 +0000152 if (!(REG_DESS & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000153 return (regval == 0 || regval == 2
H. Peter Anvina4835d42008-05-20 14:21:29 -0700154 || regval == 3 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin76690a12002-04-30 20:52:49 +0000155 if (!(REG_FSGS & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700156 return (regval == 4 || regval == 5 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000157 if (!(REG_SEG67 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700158 return (regval == 6 || regval == 7 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000159
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000160 /* All the entries below look up regval in an 16-entry array */
161 if (regval < 0 || regval > 15)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000162 return 0;
H. Peter Anvin232badb2002-06-06 02:41:20 +0000163
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700164 if (!(REG8 & ~regflags)) {
H. Peter Anvin9472dab2009-06-24 21:38:29 -0700165 if (rex & (REX_P|REX_NH))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700166 return nasm_rd_reg8_rex[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000167 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700168 return nasm_rd_reg8[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000169 }
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700170 if (!(REG16 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700171 return nasm_rd_reg16[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700172 if (!(REG32 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700173 return nasm_rd_reg32[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700174 if (!(REG64 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700175 return nasm_rd_reg64[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000176 if (!(REG_SREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700177 return nasm_rd_sreg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000178 if (!(REG_CREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700179 return nasm_rd_creg[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000180 if (!(REG_DREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700181 return nasm_rd_dreg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000182 if (!(REG_TREG & ~regflags)) {
H. Peter Anvin9472dab2009-06-24 21:38:29 -0700183 if (regval > 7)
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000184 return 0; /* TR registers are ill-defined with rex */
H. Peter Anvina4835d42008-05-20 14:21:29 -0700185 return nasm_rd_treg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000186 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000187 if (!(FPUREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700188 return nasm_rd_fpureg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000189 if (!(MMXREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700190 return nasm_rd_mmxreg[regval & 7]; /* Ignore REX */
H. Peter Anvin4836e332002-04-30 20:56:43 +0000191 if (!(XMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700192 return nasm_rd_xmmreg[regval];
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700193 if (!(YMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700194 return nasm_rd_ymmreg[regval];
H. Peter Anvin232badb2002-06-06 02:41:20 +0000195
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000196 return 0;
197}
198
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000199/*
200 * Process an effective address (ModRM) specification.
201 */
Keith Kaniosb7a89542007-04-12 02:40:54 +0000202static uint8_t *do_ea(uint8_t *data, int modrm, int asize,
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700203 int segsize, enum ea_type type,
204 operand *op, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000205{
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000206 int mod, rm, scale, index, base;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700207 int rex;
208 uint8_t sib = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000209
210 mod = (modrm >> 6) & 03;
211 rm = modrm & 07;
212
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700213 if (mod != 3 && asize != 16 && rm == 4)
H. Peter Anvin7786c362007-09-17 18:45:44 -0700214 sib = *data++;
215
H. Peter Anvin7786c362007-09-17 18:45:44 -0700216 rex = ins->rex;
217
H. Peter Anvine2c80182005-01-15 22:15:51 +0000218 if (mod == 3) { /* pure register version */
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000219 op->basereg = rm+(rex & REX_B ? 8 : 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000220 op->segment |= SEG_RMREG;
221 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000222 }
223
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700224 op->disp_size = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000225 op->eaflags = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000226
227 if (asize == 16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000228 /*
229 * <mod> specifies the displacement size (none, byte or
230 * word), and <rm> specifies the register combination.
231 * Exception: mod=0,rm=6 does not specify [BP] as one might
232 * expect, but instead specifies [disp16].
233 */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700234
235 if (type != EA_SCALAR)
236 return NULL;
237
H. Peter Anvine2c80182005-01-15 22:15:51 +0000238 op->indexreg = op->basereg = -1;
239 op->scale = 1; /* always, in 16 bits */
240 switch (rm) {
241 case 0:
242 op->basereg = R_BX;
243 op->indexreg = R_SI;
244 break;
245 case 1:
246 op->basereg = R_BX;
247 op->indexreg = R_DI;
248 break;
249 case 2:
250 op->basereg = R_BP;
251 op->indexreg = R_SI;
252 break;
253 case 3:
254 op->basereg = R_BP;
255 op->indexreg = R_DI;
256 break;
257 case 4:
258 op->basereg = R_SI;
259 break;
260 case 5:
261 op->basereg = R_DI;
262 break;
263 case 6:
264 op->basereg = R_BP;
265 break;
266 case 7:
267 op->basereg = R_BX;
268 break;
269 }
270 if (rm == 6 && mod == 0) { /* special case */
271 op->basereg = -1;
272 if (segsize != 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700273 op->disp_size = 16;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000274 mod = 2; /* fake disp16 */
275 }
276 switch (mod) {
277 case 0:
278 op->segment |= SEG_NODISP;
279 break;
280 case 1:
281 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000282 op->offset = (int8_t)*data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000283 break;
284 case 2:
285 op->segment |= SEG_DISP16;
286 op->offset = *data++;
287 op->offset |= ((unsigned)*data++) << 8;
288 break;
289 }
290 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000291 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000292 /*
293 * Once again, <mod> specifies displacement size (this time
294 * none, byte or *dword*), while <rm> specifies the base
295 * register. Again, [EBP] is missing, replaced by a pure
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000296 * disp32 (this time that's mod=0,rm=*5*) in 32-bit mode,
297 * and RIP-relative addressing in 64-bit mode.
298 *
299 * However, rm=4
H. Peter Anvine2c80182005-01-15 22:15:51 +0000300 * indicates not a single base register, but instead the
301 * presence of a SIB byte...
302 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000303 int a64 = asize == 64;
304
H. Peter Anvine2c80182005-01-15 22:15:51 +0000305 op->indexreg = -1;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000306
307 if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700308 op->basereg = nasm_rd_reg64[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000309 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700310 op->basereg = nasm_rd_reg32[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000311
H. Peter Anvine2c80182005-01-15 22:15:51 +0000312 if (rm == 5 && mod == 0) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000313 if (segsize == 64) {
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000314 op->eaflags |= EAF_REL;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000315 op->segment |= SEG_RELATIVE;
316 mod = 2; /* fake disp32 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000317 }
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000318
319 if (asize != 64)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700320 op->disp_size = asize;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000321
322 op->basereg = -1;
323 mod = 2; /* fake disp32 */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000324 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000325
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700326
H. Peter Anvine2c80182005-01-15 22:15:51 +0000327 if (rm == 4) { /* process SIB */
H. Peter Anvin7786c362007-09-17 18:45:44 -0700328 scale = (sib >> 6) & 03;
329 index = (sib >> 3) & 07;
330 base = sib & 07;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000331
H. Peter Anvine2c80182005-01-15 22:15:51 +0000332 op->scale = 1 << scale;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000333
H. Peter Anvin57078f02011-08-22 14:09:04 -0700334 if (type == EA_XMMVSIB)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700335 op->indexreg = nasm_rd_xmmreg[index | ((rex & REX_X) ? 8 : 0)];
336 else if (type == EA_YMMVSIB)
337 op->indexreg = nasm_rd_ymmreg[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin57078f02011-08-22 14:09:04 -0700338 else if (index == 4 && !(rex & REX_X))
339 op->indexreg = -1; /* ESP/RSP cannot be an index */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700340 else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700341 op->indexreg = nasm_rd_reg64[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000342 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700343 op->indexreg = nasm_rd_reg32[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000344
345 if (base == 5 && mod == 0) {
346 op->basereg = -1;
347 mod = 2; /* Fake disp32 */
348 } else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700349 op->basereg = nasm_rd_reg64[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000350 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700351 op->basereg = nasm_rd_reg32[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000352
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800353 if (segsize == 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700354 op->disp_size = 32;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700355 } else if (type != EA_SCALAR) {
356 /* Can't have VSIB without SIB */
357 return NULL;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000358 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000359
H. Peter Anvine2c80182005-01-15 22:15:51 +0000360 switch (mod) {
361 case 0:
362 op->segment |= SEG_NODISP;
363 break;
364 case 1:
365 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000366 op->offset = gets8(data);
367 data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000368 break;
369 case 2:
370 op->segment |= SEG_DISP32;
H. Peter Anvin08367e22008-01-02 12:19:41 -0800371 op->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000372 data += 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000373 break;
374 }
375 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000376 }
377}
378
379/*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000380 * Determine whether the instruction template in t corresponds to the data
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000381 * stream in data. Return the number of bytes matched if so.
382 */
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800383#define case4(x) case (x): case (x)+1: case (x)+2: case (x)+3
384
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000385static int matches(const struct itemplate *t, uint8_t *data,
386 const struct prefix_info *prefix, int segsize, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000387{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000388 uint8_t *r = (uint8_t *)(t->code);
389 uint8_t *origdata = data;
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700390 bool a_used = false, o_used = false;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000391 enum prefixes drep = 0;
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800392 enum prefixes dwait = 0;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000393 uint8_t lock = prefix->lock;
394 int osize = prefix->osize;
395 int asize = prefix->asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800396 int i, c;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700397 int op1, op2;
H. Peter Anvin92d36122008-10-25 00:42:51 -0700398 struct operand *opx, *opy;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700399 uint8_t opex = 0;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800400 int s_field_for = -1; /* No 144/154 series code encountered */
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700401 bool vex_ok = false;
H. Peter Anvin94352832008-05-26 12:03:55 -0700402 int regmask = (segsize == 64) ? 15 : 7;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700403 enum ea_type eat = EA_SCALAR;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000404
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700405 for (i = 0; i < MAX_OPERANDS; i++) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700406 ins->oprs[i].segment = ins->oprs[i].disp_size =
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700407 (segsize == 64 ? SEG_64BIT : segsize == 32 ? SEG_32BIT : 0);
408 }
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000409 ins->condition = -1;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000410 ins->rex = prefix->rex;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800411 memset(ins->prefixes, 0, sizeof ins->prefixes);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000412
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000413 if (t->flags & (segsize == 64 ? IF_NOLONG : IF_LONG))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700414 return false;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000415
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000416 if (prefix->rep == 0xF2)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000417 drep = P_REPNE;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000418 else if (prefix->rep == 0xF3)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000419 drep = P_REP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000420
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800421 dwait = prefix->wait ? P_WAIT : 0;
422
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800423 while ((c = *r++) != 0) {
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700424 op1 = (c & 3) + ((opex & 1) << 2);
425 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
426 opx = &ins->oprs[op1];
H. Peter Anvin92d36122008-10-25 00:42:51 -0700427 opy = &ins->oprs[op2];
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700428 opex = 0;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800429
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800430 switch (c) {
431 case 01:
432 case 02:
433 case 03:
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700434 case 04:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000435 while (c--)
436 if (*r++ != *data++)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700437 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800438 break;
439
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700440 case 05:
441 case 06:
442 case 07:
443 opex = c;
444 break;
445
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800446 case4(010):
447 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000448 int t = *r++, d = *data++;
449 if (d < t || d > t + 7)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700450 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000451 else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800452 opx->basereg = (d-t)+
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000453 (ins->rex & REX_B ? 8 : 0);
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800454 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000455 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800456 break;
457 }
458
459 case4(014):
H. Peter Anvinc1377e92008-10-06 23:40:31 -0700460 case4(0274):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800461 opx->offset = (int8_t)*data++;
462 opx->segment |= SEG_SIGNED;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800463 break;
464
465 case4(020):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800466 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800467 break;
468
469 case4(024):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800470 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800471 break;
472
473 case4(030):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800474 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000475 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800476 break;
477
478 case4(034):
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000479 if (osize == 32) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800480 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000481 data += 4;
482 } else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800483 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000484 data += 2;
485 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000486 if (segsize != asize)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800487 opx->disp_size = asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800488 break;
489
490 case4(040):
H. Peter Anvin588df782008-10-07 10:05:10 -0700491 case4(0254):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800492 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000493 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800494 break;
495
496 case4(044):
H. Peter Anvinb061d592007-04-16 02:02:06 +0000497 switch (asize) {
498 case 16:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800499 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000500 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800501 if (segsize != 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800502 opx->disp_size = 16;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000503 break;
504 case 32:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800505 opx->offset = getu32(data);
H. Peter Anvinb061d592007-04-16 02:02:06 +0000506 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800507 if (segsize == 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800508 opx->disp_size = 32;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000509 break;
510 case 64:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800511 opx->offset = getu64(data);
512 opx->disp_size = 64;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000513 data += 8;
514 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000515 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800516 break;
517
518 case4(050):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800519 opx->offset = gets8(data++);
520 opx->segment |= SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800521 break;
522
523 case4(054):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800524 opx->offset = getu64(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000525 data += 8;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800526 break;
527
528 case4(060):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800529 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000530 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800531 opx->segment |= SEG_RELATIVE;
532 opx->segment &= ~SEG_32BIT;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800533 break;
534
535 case4(064):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800536 opx->segment |= SEG_RELATIVE;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000537 if (osize == 16) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800538 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000539 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800540 opx->segment &= ~(SEG_32BIT|SEG_64BIT);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000541 } else if (osize == 32) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800542 opx->offset = gets32(data);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000543 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800544 opx->segment &= ~SEG_64BIT;
545 opx->segment |= SEG_32BIT;
H. Peter Anvin70653092007-10-19 14:42:29 -0700546 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000547 if (segsize != osize) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800548 opx->type =
549 (opx->type & ~SIZE_MASK)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000550 | ((osize == 16) ? BITS16 : BITS32);
551 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800552 break;
553
554 case4(070):
H. Peter Anvin08367e22008-01-02 12:19:41 -0800555 opx->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000556 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800557 opx->segment |= SEG_32BIT | SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800558 break;
559
560 case4(0100):
561 case4(0110):
562 case4(0120):
563 case4(0130):
564 {
565 int modrm = *data++;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800566 opx->segment |= SEG_RMREG;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700567 data = do_ea(data, modrm, asize, segsize, eat, opy, ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700568 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700569 return false;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700570 opx->basereg = ((modrm >> 3) & 7) + (ins->rex & REX_R ? 8 : 0);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800571 break;
572 }
573
574 case4(0140):
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700575 if (s_field_for == op1) {
H. Peter Anvina30cc072007-11-18 21:55:26 -0800576 opx->offset = gets8(data);
577 data++;
578 } else {
579 opx->offset = getu16(data);
580 data += 2;
581 }
582 break;
583
584 case4(0144):
585 case4(0154):
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700586 s_field_for = (*data & 0x02) ? op1 : -1;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800587 if ((*data++ & ~0x02) != *r++)
588 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800589 break;
590
591 case4(0150):
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700592 if (s_field_for == op1) {
H. Peter Anvina30cc072007-11-18 21:55:26 -0800593 opx->offset = gets8(data);
594 data++;
595 } else {
596 opx->offset = getu32(data);
597 data += 4;
598 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800599 break;
600
H. Peter Anvind85d2502008-05-04 17:53:31 -0700601 case 0172:
602 {
603 uint8_t ximm = *data++;
604 c = *r++;
H. Peter Anvin94352832008-05-26 12:03:55 -0700605 ins->oprs[c >> 3].basereg = (ximm >> 4) & regmask;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700606 ins->oprs[c >> 3].segment |= SEG_RMREG;
607 ins->oprs[c & 7].offset = ximm & 15;
608 }
609 break;
610
H. Peter Anvind58656f2008-05-06 20:11:14 -0700611 case 0173:
612 {
613 uint8_t ximm = *data++;
614 c = *r++;
615
616 if ((c ^ ximm) & 15)
617 return false;
618
H. Peter Anvin94352832008-05-26 12:03:55 -0700619 ins->oprs[c >> 4].basereg = (ximm >> 4) & regmask;
H. Peter Anvind58656f2008-05-06 20:11:14 -0700620 ins->oprs[c >> 4].segment |= SEG_RMREG;
621 }
622 break;
623
H. Peter Anvincffe61e2011-07-07 17:21:24 -0700624 case4(0174):
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700625 {
626 uint8_t ximm = *data++;
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700627
H. Peter Anvincffe61e2011-07-07 17:21:24 -0700628 opx->basereg = (ximm >> 4) & regmask;
629 opx->segment |= SEG_RMREG;
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700630 }
631 break;
632
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800633 case4(0200):
634 case4(0204):
635 case4(0210):
636 case4(0214):
637 case4(0220):
638 case4(0224):
639 case4(0230):
640 case4(0234):
641 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000642 int modrm = *data++;
643 if (((modrm >> 3) & 07) != (c & 07))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700644 return false; /* spare field doesn't match up */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700645 data = do_ea(data, modrm, asize, segsize, eat, opy, ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700646 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700647 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800648 break;
649 }
650
H. Peter Anvin7023d632010-08-16 22:13:14 -0700651 case4(0250):
652 if (s_field_for == op1) {
653 opx->offset = gets8(data);
654 data++;
655 } else {
656 opx->offset = gets32(data);
657 data += 4;
658 }
659 break;
660
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700661 case4(0260):
H. Peter Anvin23f0b162010-08-19 16:59:35 -0700662 case 0270:
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700663 {
664 int vexm = *r++;
665 int vexwlp = *r++;
H. Peter Anvin421059c2010-08-16 14:56:33 -0700666
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700667 ins->rex |= REX_V;
H. Peter Anvinfc561202011-07-07 16:58:22 -0700668 if ((prefix->rex & (REX_V|REX_P)) != REX_V)
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700669 return false;
670
671 if ((vexm & 0x1f) != prefix->vex_m)
672 return false;
673
H. Peter Anvin421059c2010-08-16 14:56:33 -0700674 switch (vexwlp & 060) {
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700675 case 000:
676 if (prefix->rex & REX_W)
677 return false;
678 break;
H. Peter Anvin421059c2010-08-16 14:56:33 -0700679 case 020:
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700680 if (!(prefix->rex & REX_W))
681 return false;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700682 ins->rex &= ~REX_W;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700683 break;
H. Peter Anvin421059c2010-08-16 14:56:33 -0700684 case 040: /* VEX.W is a don't care */
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700685 ins->rex &= ~REX_W;
686 break;
H. Peter Anvin421059c2010-08-16 14:56:33 -0700687 case 060:
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700688 break;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700689 }
690
H. Peter Anvin421059c2010-08-16 14:56:33 -0700691 /* The 010 bit of vexwlp is set if VEX.L is ignored */
692 if ((vexwlp ^ prefix->vex_lp) & ((vexwlp & 010) ? 03 : 07))
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700693 return false;
694
H. Peter Anvin23f0b162010-08-19 16:59:35 -0700695 if (c == 0270) {
696 if (prefix->vex_v != 0)
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700697 return false;
H. Peter Anvin23f0b162010-08-19 16:59:35 -0700698 } else {
699 opx->segment |= SEG_RMREG;
700 opx->basereg = prefix->vex_v;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700701 }
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700702 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700703 break;
704 }
705
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800706 case 0310:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000707 if (asize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700708 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000709 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700710 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800711 break;
712
713 case 0311:
H. Peter Anvind28f07f2009-06-26 16:18:00 -0700714 if (asize != 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700715 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000716 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700717 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800718 break;
719
720 case 0312:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000721 if (asize != segsize)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700722 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000723 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700724 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800725 break;
726
727 case 0313:
H. Peter Anvince2b3972007-05-30 22:21:11 +0000728 if (asize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700729 return false;
H. Peter Anvince2b3972007-05-30 22:21:11 +0000730 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700731 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800732 break;
733
734 case 0314:
H. Peter Anvin23440102007-11-12 21:02:33 -0800735 if (prefix->rex & REX_B)
736 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800737 break;
738
739 case 0315:
H. Peter Anvin23440102007-11-12 21:02:33 -0800740 if (prefix->rex & REX_X)
741 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800742 break;
743
744 case 0316:
H. Peter Anvin23440102007-11-12 21:02:33 -0800745 if (prefix->rex & REX_R)
746 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800747 break;
748
749 case 0317:
H. Peter Anvin23440102007-11-12 21:02:33 -0800750 if (prefix->rex & REX_W)
751 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800752 break;
753
754 case 0320:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000755 if (osize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700756 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000757 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700758 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800759 break;
760
761 case 0321:
H. Peter Anvinb061d592007-04-16 02:02:06 +0000762 if (osize != 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700763 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000764 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700765 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800766 break;
767
768 case 0322:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000769 if (osize != (segsize == 16) ? 16 : 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700770 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000771 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700772 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800773 break;
774
775 case 0323:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000776 ins->rex |= REX_W; /* 64-bit only instruction */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000777 osize = 64;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800778 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800779 break;
780
781 case 0324:
H. Peter Anvin7023d632010-08-16 22:13:14 -0700782 if (osize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700783 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800784 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800785 break;
786
H. Peter Anvin9472dab2009-06-24 21:38:29 -0700787 case 0325:
788 ins->rex |= REX_NH;
789 break;
790
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800791 case 0330:
792 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000793 int t = *r++, d = *data++;
794 if (d < t || d > t + 15)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700795 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000796 else
797 ins->condition = d - t;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800798 break;
799 }
800
801 case 0331:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000802 if (prefix->rep)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700803 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800804 break;
805
806 case 0332:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700807 if (prefix->rep != 0xF2)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700808 return false;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800809 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800810 break;
811
812 case 0333:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000813 if (prefix->rep != 0xF3)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700814 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000815 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800816 break;
817
818 case 0334:
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000819 if (lock) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000820 ins->rex |= REX_R;
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000821 lock = 0;
822 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800823 break;
824
825 case 0335:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700826 if (drep == P_REP)
827 drep = P_REPE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800828 break;
829
H. Peter Anvin962e3052008-08-28 17:47:16 -0700830 case 0336:
831 case 0337:
832 break;
833
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800834 case 0340:
835 return false;
836
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800837 case 0341:
838 if (prefix->wait != 0x9B)
839 return false;
840 dwait = 0;
841 break;
842
H. Peter Anvinfa3833d2008-10-09 14:15:36 -0700843 case4(0344):
844 ins->oprs[0].basereg = (*data++ >> 3) & 7;
H. Peter Anvinff6e12d2008-10-08 21:17:32 -0700845 break;
846
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700847 case 0360:
848 if (prefix->osp || prefix->rep)
849 return false;
850 break;
851
852 case 0361:
853 if (!prefix->osp || prefix->rep)
854 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700855 o_used = true;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700856 break;
857
858 case 0362:
859 if (prefix->osp || prefix->rep != 0xf2)
860 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700861 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700862 break;
863
864 case 0363:
865 if (prefix->osp || prefix->rep != 0xf3)
866 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700867 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700868 break;
869
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800870 case 0364:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000871 if (prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700872 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800873 break;
874
875 case 0365:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000876 if (prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700877 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800878 break;
879
880 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000881 if (!prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700882 return false;
883 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800884 break;
885
886 case 0367:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000887 if (!prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700888 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800889 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800890 break;
891
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700892 case 0374:
893 eat = EA_XMMVSIB;
894 break;
895
896 case 0375:
897 eat = EA_YMMVSIB;
898 break;
899
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800900 default:
901 return false; /* Unknown code */
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000902 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000903 }
904
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700905 if (!vex_ok && (ins->rex & REX_V))
906 return false;
907
H. Peter Anvinfc561202011-07-07 16:58:22 -0700908 /* REX cannot be combined with VEX */
909 if ((ins->rex & REX_V) && (prefix->rex & REX_P))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700910 return false;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700911
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000912 /*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000913 * Check for unused rep or a/o prefixes.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000914 */
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700915 for (i = 0; i < t->operands; i++) {
916 if (ins->oprs[i].segment != SEG_RMREG)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700917 a_used = true;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700918 }
919
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700920 if (lock) {
921 if (ins->prefixes[PPS_LREP])
922 return false;
923 ins->prefixes[PPS_LREP] = P_LOCK;
924 }
925 if (drep) {
926 if (ins->prefixes[PPS_LREP])
927 return false;
928 ins->prefixes[PPS_LREP] = drep;
929 }
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -0800930 ins->prefixes[PPS_WAIT] = dwait;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800931 if (!o_used) {
932 if (osize != ((segsize == 16) ? 16 : 32)) {
933 enum prefixes pfx = 0;
934
935 switch (osize) {
936 case 16:
937 pfx = P_O16;
938 break;
939 case 32:
940 pfx = P_O32;
941 break;
942 case 64:
943 pfx = P_O64;
944 break;
945 }
946
947 if (ins->prefixes[PPS_OSIZE])
948 return false;
949 ins->prefixes[PPS_OSIZE] = pfx;
950 }
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700951 }
952 if (!a_used && asize != segsize) {
953 if (ins->prefixes[PPS_ASIZE])
954 return false;
955 ins->prefixes[PPS_ASIZE] = asize == 16 ? P_A16 : P_A32;
956 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000957
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000958 /* Fix: check for redundant REX prefixes */
959
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000960 return data - origdata;
961}
962
H. Peter Anvina4835d42008-05-20 14:21:29 -0700963/* Condition names for disassembly, sorted by x86 code */
964static const char * const condition_name[16] = {
965 "o", "no", "c", "nc", "z", "nz", "na", "a",
966 "s", "ns", "pe", "po", "l", "nl", "ng", "g"
967};
968
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000969int32_t disasm(uint8_t *data, char *output, int outbufsize, int segsize,
Keith Kaniosb7a89542007-04-12 02:40:54 +0000970 int32_t offset, int autosync, uint32_t prefer)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000971{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000972 const struct itemplate * const *p, * const *best_p;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700973 const struct disasm_index *ix;
974 uint8_t *dp;
H. Peter Anvin4836e332002-04-30 20:56:43 +0000975 int length, best_length = 0;
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000976 char *segover;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700977 int i, slen, colon, n;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000978 uint8_t *origdata;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000979 int works;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000980 insn tmp_ins, ins;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000981 uint32_t goodness, best;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000982 int best_pref;
983 struct prefix_info prefix;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800984 bool end_prefix;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000985
H. Peter Anvinbfb888c2007-09-11 04:26:44 +0000986 memset(&ins, 0, sizeof ins);
987
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000988 /*
989 * Scan for prefixes.
990 */
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000991 memset(&prefix, 0, sizeof prefix);
992 prefix.asize = segsize;
993 prefix.osize = (segsize == 64) ? 32 : segsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000994 segover = NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000995 origdata = data;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800996
H. Peter Anvin2fb033a2008-05-21 11:05:39 -0700997 ix = itable;
998
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700999 end_prefix = false;
1000 while (!end_prefix) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001001 switch (*data) {
1002 case 0xF2:
1003 case 0xF3:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001004 prefix.rep = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001005 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001006
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001007 case 0x9B:
1008 prefix.wait = *data++;
1009 break;
1010
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001011 case 0xF0:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001012 prefix.lock = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001013 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001014
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001015 case 0x2E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001016 segover = "cs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001017 break;
1018 case 0x36:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001019 segover = "ss", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001020 break;
1021 case 0x3E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001022 segover = "ds", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001023 break;
1024 case 0x26:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001025 segover = "es", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001026 break;
1027 case 0x64:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001028 segover = "fs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001029 break;
1030 case 0x65:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001031 segover = "gs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001032 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001033
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001034 case 0x66:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001035 prefix.osize = (segsize == 16) ? 32 : 16;
1036 prefix.osp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001037 break;
1038 case 0x67:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001039 prefix.asize = (segsize == 32) ? 16 : 32;
1040 prefix.asp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001041 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001042
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001043 case 0xC4:
1044 case 0xC5:
1045 if (segsize == 64 || (data[1] & 0xc0) == 0xc0) {
1046 prefix.vex[0] = *data++;
1047 prefix.vex[1] = *data++;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001048
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001049 prefix.rex = REX_V;
H. Peter Anvin40b81a42009-05-08 18:01:21 -07001050 prefix.vex_c = RV_VEX;
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001051
1052 if (prefix.vex[0] == 0xc4) {
1053 prefix.vex[2] = *data++;
1054 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1055 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1056 prefix.vex_m = prefix.vex[1] & 0x1f;
1057 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1058 prefix.vex_lp = prefix.vex[2] & 7;
1059 } else {
1060 prefix.rex |= (~prefix.vex[1] >> (7-2)) & REX_R;
1061 prefix.vex_m = 1;
1062 prefix.vex_v = (~prefix.vex[1] >> 3) & 15;
1063 prefix.vex_lp = prefix.vex[1] & 7;
1064 }
1065
H. Peter Anvin5d62e572010-08-19 17:04:36 -07001066 ix = itable_vex[RV_VEX][prefix.vex_m][prefix.vex_lp & 3];
H. Peter Anvina04019c2009-05-03 21:42:34 -07001067 }
1068 end_prefix = true;
1069 break;
1070
1071 case 0x8F:
1072 if ((data[1] & 030) != 0 &&
1073 (segsize == 64 || (data[1] & 0xc0) == 0xc0)) {
1074 prefix.vex[0] = *data++;
1075 prefix.vex[1] = *data++;
1076 prefix.vex[2] = *data++;
1077
1078 prefix.rex = REX_V;
H. Peter Anvin40b81a42009-05-08 18:01:21 -07001079 prefix.vex_c = RV_XOP;
H. Peter Anvina04019c2009-05-03 21:42:34 -07001080
1081 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1082 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1083 prefix.vex_m = prefix.vex[1] & 0x1f;
1084 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1085 prefix.vex_lp = prefix.vex[2] & 7;
1086
Cyrill Gorcunov9e1c9ce2010-09-12 13:37:53 +04001087 ix = itable_vex[RV_XOP][prefix.vex_m][prefix.vex_lp & 3];
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001088 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001089 end_prefix = true;
1090 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001091
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001092 case REX_P + 0x0:
1093 case REX_P + 0x1:
1094 case REX_P + 0x2:
1095 case REX_P + 0x3:
1096 case REX_P + 0x4:
1097 case REX_P + 0x5:
1098 case REX_P + 0x6:
1099 case REX_P + 0x7:
1100 case REX_P + 0x8:
1101 case REX_P + 0x9:
1102 case REX_P + 0xA:
1103 case REX_P + 0xB:
1104 case REX_P + 0xC:
1105 case REX_P + 0xD:
1106 case REX_P + 0xE:
1107 case REX_P + 0xF:
1108 if (segsize == 64) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001109 prefix.rex = *data++;
1110 if (prefix.rex & REX_W)
1111 prefix.osize = 64;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001112 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001113 end_prefix = true;
1114 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001115
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001116 default:
1117 end_prefix = true;
1118 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001119 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001120 }
1121
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001122 best = -1; /* Worst possible */
H. Peter Anvin4836e332002-04-30 20:56:43 +00001123 best_p = NULL;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001124 best_pref = INT_MAX;
1125
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001126 if (!ix)
1127 return 0; /* No instruction table at all... */
1128
H. Peter Anvin19e20102007-09-18 15:08:20 -07001129 dp = data;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001130 ix += *dp++;
Charles Crayne46b31b02007-10-18 21:17:20 -07001131 while (ix->n == -1) {
H. Peter Anvin19e20102007-09-18 15:08:20 -07001132 ix = (const struct disasm_index *)ix->p + *dp++;
1133 }
1134
1135 p = (const struct itemplate * const *)ix->p;
1136 for (n = ix->n; n; n--, p++) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001137 if ((length = matches(*p, data, &prefix, segsize, &tmp_ins))) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001138 works = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001139 /*
1140 * Final check to make sure the types of r/m match up.
H. Peter Anvindbf130e2007-05-30 00:18:26 +00001141 * XXX: Need to make sure this is actually correct.
H. Peter Anvine2c80182005-01-15 22:15:51 +00001142 */
1143 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001144 if (!((*p)->opd[i] & SAME_AS) &&
1145 (
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001146 /* If it's a mem-only EA but we have a
1147 register, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001148 ((tmp_ins.oprs[i].segment & SEG_RMREG) &&
Cyrill Gorcunove4f526b2009-10-18 12:41:14 +04001149 is_class(MEMORY, (*p)->opd[i])) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001150 /* If it's a reg-only EA but we have a memory
1151 ref, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001152 (!(tmp_ins.oprs[i].segment & SEG_RMREG) &&
1153 !(REG_EA & ~(*p)->opd[i]) &&
1154 !((*p)->opd[i] & REG_SMASK)) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001155 /* Register type mismatch (eg FS vs REG_DESS):
1156 die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001157 ((((*p)->opd[i] & (REGISTER | FPUREG)) ||
1158 (tmp_ins.oprs[i].segment & SEG_RMREG)) &&
1159 !whichreg((*p)->opd[i],
1160 tmp_ins.oprs[i].basereg, tmp_ins.rex))
1161 )) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001162 works = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001163 break;
1164 }
1165 }
1166
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001167 /*
1168 * Note: we always prefer instructions which incorporate
1169 * prefixes in the instructions themselves. This is to allow
1170 * e.g. PAUSE to be preferred to REP NOP, and deal with
1171 * MMX/SSE instructions where prefixes are used to select
1172 * between MMX and SSE register sets or outright opcode
1173 * selection.
1174 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001175 if (works) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001176 int i, nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001177 goodness = ((*p)->flags & IF_PFMASK) ^ prefer;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001178 nprefix = 0;
1179 for (i = 0; i < MAXPREFIX; i++)
1180 if (tmp_ins.prefixes[i])
1181 nprefix++;
1182 if (nprefix < best_pref ||
1183 (nprefix == best_pref && goodness < best)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001184 /* This is the best one found so far */
1185 best = goodness;
1186 best_p = p;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001187 best_pref = nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001188 best_length = length;
1189 ins = tmp_ins;
1190 }
1191 }
1192 }
H. Peter Anvin4836e332002-04-30 20:56:43 +00001193 }
H. Peter Anvineba20a72002-04-30 20:53:55 +00001194
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001195 if (!best_p)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001196 return 0; /* no instruction was matched */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001197
H. Peter Anvin4836e332002-04-30 20:56:43 +00001198 /* Pick the best match */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001199 p = best_p;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001200 length = best_length;
1201
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001202 slen = 0;
1203
Ed Beroset64ab5192004-12-15 23:32:57 +00001204 /* TODO: snprintf returns the value that the string would have if
H. Peter Anvin70653092007-10-19 14:42:29 -07001205 * the buffer were long enough, and not the actual length of
H. Peter Anvine2c80182005-01-15 22:15:51 +00001206 * the returned string, so each instance of using the return
1207 * value of snprintf should actually be checked to assure that
1208 * the return value is "sane." Maybe a macro wrapper could
1209 * be used for that purpose.
1210 */
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001211 for (i = 0; i < MAXPREFIX; i++) {
1212 const char *prefix = prefix_name(ins.prefixes[i]);
1213 if (prefix)
1214 slen += snprintf(output+slen, outbufsize-slen, "%s ", prefix);
1215 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001216
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001217 i = (*p)->opcode;
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001218 if (i >= FIRST_COND_OPCODE)
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001219 slen += snprintf(output + slen, outbufsize - slen, "%s%s",
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001220 nasm_insn_names[i], condition_name[ins.condition]);
1221 else
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001222 slen += snprintf(output + slen, outbufsize - slen, "%s",
1223 nasm_insn_names[i]);
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001224
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001225 colon = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001226 length += data - origdata; /* fix up for prefixes */
1227 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001228 opflags_t t = (*p)->opd[i];
1229 const operand *o = &ins.oprs[i];
1230 int64_t offs;
1231
1232 if (t & SAME_AS) {
1233 o = &ins.oprs[t & ~SAME_AS];
1234 t = (*p)->opd[t & ~SAME_AS];
1235 }
1236
H. Peter Anvine2c80182005-01-15 22:15:51 +00001237 output[slen++] = (colon ? ':' : i == 0 ? ' ' : ',');
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001238
H. Peter Anvin7786c362007-09-17 18:45:44 -07001239 offs = o->offset;
1240 if (o->segment & SEG_RELATIVE) {
1241 offs += offset + length;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001242 /*
1243 * sort out wraparound
1244 */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001245 if (!(o->segment & (SEG_32BIT|SEG_64BIT)))
1246 offs &= 0xffff;
H. Peter Anvin08367e22008-01-02 12:19:41 -08001247 else if (segsize != 64)
1248 offs &= 0xffffffff;
1249
H. Peter Anvine2c80182005-01-15 22:15:51 +00001250 /*
1251 * add sync marker, if autosync is on
1252 */
1253 if (autosync)
H. Peter Anvin7786c362007-09-17 18:45:44 -07001254 add_sync(offs, 0L);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001255 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001256
H. Peter Anvin7786c362007-09-17 18:45:44 -07001257 if (t & COLON)
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001258 colon = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001259 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001260 colon = false;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001261
H. Peter Anvin7786c362007-09-17 18:45:44 -07001262 if ((t & (REGISTER | FPUREG)) ||
1263 (o->segment & SEG_RMREG)) {
1264 enum reg_enum reg;
1265 reg = whichreg(t, o->basereg, ins.rex);
1266 if (t & TO)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001267 slen += snprintf(output + slen, outbufsize - slen, "to ");
1268 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001269 nasm_reg_names[reg-EXPR_REG_START]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001270 } else if (!(UNITY & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001271 output[slen++] = '1';
H. Peter Anvin7786c362007-09-17 18:45:44 -07001272 } else if (t & IMMEDIATE) {
1273 if (t & BITS8) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001274 slen +=
1275 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001276 if (o->segment & SEG_SIGNED) {
1277 if (offs < 0) {
1278 offs *= -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001279 output[slen++] = '-';
1280 } else
1281 output[slen++] = '+';
1282 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001283 } else if (t & BITS16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001284 slen +=
1285 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001286 } else if (t & BITS32) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001287 slen +=
1288 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001289 } else if (t & BITS64) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001290 slen +=
1291 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001292 } else if (t & NEAR) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001293 slen +=
1294 snprintf(output + slen, outbufsize - slen, "near ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001295 } else if (t & SHORT) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001296 slen +=
1297 snprintf(output + slen, outbufsize - slen, "short ");
1298 }
1299 slen +=
Keith Kanios93f2e9a2007-04-14 00:10:59 +00001300 snprintf(output + slen, outbufsize - slen, "0x%"PRIx64"",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001301 offs);
1302 } else if (!(MEM_OFFS & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001303 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001304 snprintf(output + slen, outbufsize - slen,
1305 "[%s%s%s0x%"PRIx64"]",
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001306 (segover ? segover : ""),
1307 (segover ? ":" : ""),
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001308 (o->disp_size == 64 ? "qword " :
1309 o->disp_size == 32 ? "dword " :
1310 o->disp_size == 16 ? "word " : ""), offs);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001311 segover = NULL;
Cyrill Gorcunove4f526b2009-10-18 12:41:14 +04001312 } else if (is_class(REGMEM, t)) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001313 int started = false;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001314 if (t & BITS8)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001315 slen +=
1316 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001317 if (t & BITS16)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001318 slen +=
1319 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001320 if (t & BITS32)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001321 slen +=
1322 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001323 if (t & BITS64)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001324 slen +=
1325 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001326 if (t & BITS80)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001327 slen +=
1328 snprintf(output + slen, outbufsize - slen, "tword ");
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001329 if (t & BITS128)
1330 slen +=
1331 snprintf(output + slen, outbufsize - slen, "oword ");
H. Peter Anvindfb91802008-05-20 11:43:53 -07001332 if (t & BITS256)
1333 slen +=
1334 snprintf(output + slen, outbufsize - slen, "yword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001335 if (t & FAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001336 slen += snprintf(output + slen, outbufsize - slen, "far ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001337 if (t & NEAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001338 slen +=
1339 snprintf(output + slen, outbufsize - slen, "near ");
1340 output[slen++] = '[';
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001341 if (o->disp_size)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001342 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001343 (o->disp_size == 64 ? "qword " :
1344 o->disp_size == 32 ? "dword " :
1345 o->disp_size == 16 ? "word " :
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001346 ""));
H. Peter Anvin7786c362007-09-17 18:45:44 -07001347 if (o->eaflags & EAF_REL)
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00001348 slen += snprintf(output + slen, outbufsize - slen, "rel ");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001349 if (segover) {
1350 slen +=
1351 snprintf(output + slen, outbufsize - slen, "%s:",
1352 segover);
1353 segover = NULL;
1354 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001355 if (o->basereg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001356 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001357 nasm_reg_names[(o->basereg-EXPR_REG_START)]);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001358 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001359 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001360 if (o->indexreg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001361 if (started)
1362 output[slen++] = '+';
1363 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001364 nasm_reg_names[(o->indexreg-EXPR_REG_START)]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001365 if (o->scale > 1)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001366 slen +=
1367 snprintf(output + slen, outbufsize - slen, "*%d",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001368 o->scale);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001369 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001370 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001371
1372
H. Peter Anvin7786c362007-09-17 18:45:44 -07001373 if (o->segment & SEG_DISP8) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001374 const char *prefix;
1375 uint8_t offset = offs;
1376 if ((int8_t)offset < 0) {
1377 prefix = "-";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001378 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001379 } else {
1380 prefix = "+";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001381 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001382 slen +=
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001383 snprintf(output + slen, outbufsize - slen, "%s0x%"PRIx8"",
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001384 prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001385 } else if (o->segment & SEG_DISP16) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001386 const char *prefix;
1387 uint16_t offset = offs;
1388 if ((int16_t)offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001389 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001390 prefix = "-";
1391 } else {
1392 prefix = started ? "+" : "";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001393 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001394 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001395 snprintf(output + slen, outbufsize - slen,
1396 "%s0x%"PRIx16"", prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001397 } else if (o->segment & SEG_DISP32) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001398 if (prefix.asize == 64) {
1399 const char *prefix;
1400 uint64_t offset = (int64_t)(int32_t)offs;
1401 if ((int32_t)offs < 0 && started) {
1402 offset = -offset;
1403 prefix = "-";
1404 } else {
1405 prefix = started ? "+" : "";
1406 }
1407 slen +=
1408 snprintf(output + slen, outbufsize - slen,
1409 "%s0x%"PRIx64"", prefix, offset);
1410 } else {
1411 const char *prefix;
1412 uint32_t offset = offs;
1413 if ((int32_t) offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001414 offset = -offset;
1415 prefix = "-";
1416 } else {
1417 prefix = started ? "+" : "";
1418 }
1419 slen +=
1420 snprintf(output + slen, outbufsize - slen,
1421 "%s0x%"PRIx32"", prefix, offset);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001422 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001423 }
1424 output[slen++] = ']';
1425 } else {
1426 slen +=
1427 snprintf(output + slen, outbufsize - slen, "<operand%d>",
1428 i);
1429 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001430 }
1431 output[slen] = '\0';
H. Peter Anvine2c80182005-01-15 22:15:51 +00001432 if (segover) { /* unused segment override */
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001433 char *p = output;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001434 int count = slen + 1;
1435 while (count--)
1436 p[count + 3] = p[count];
1437 strncpy(output, segover, 2);
1438 output[2] = ' ';
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001439 }
1440 return length;
1441}
1442
H. Peter Anvined37aa82009-03-18 23:10:19 -07001443/*
1444 * This is called when we don't have a complete instruction. If it
1445 * is a standalone *single-byte* prefix show it as such, otherwise
1446 * print it as a literal.
1447 */
1448int32_t eatbyte(uint8_t *data, char *output, int outbufsize, int segsize)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001449{
H. Peter Anvined37aa82009-03-18 23:10:19 -07001450 uint8_t byte = *data;
1451 const char *str = NULL;
1452
1453 switch (byte) {
1454 case 0xF2:
H. Peter Anvin1d7d7c62009-03-19 06:52:07 -07001455 str = "repne";
H. Peter Anvined37aa82009-03-18 23:10:19 -07001456 break;
1457 case 0xF3:
H. Peter Anvin1d7d7c62009-03-19 06:52:07 -07001458 str = "rep";
H. Peter Anvined37aa82009-03-18 23:10:19 -07001459 break;
1460 case 0x9B:
1461 str = "wait";
1462 break;
1463 case 0xF0:
1464 str = "lock";
1465 break;
1466 case 0x2E:
1467 str = "cs";
1468 break;
1469 case 0x36:
1470 str = "ss";
1471 break;
1472 case 0x3E:
1473 str = "ss";
1474 break;
1475 case 0x26:
1476 str = "es";
1477 break;
1478 case 0x64:
1479 str = "fs";
1480 break;
1481 case 0x65:
1482 str = "gs";
1483 break;
1484 case 0x66:
1485 str = (segsize == 16) ? "o32" : "o16";
1486 break;
1487 case 0x67:
1488 str = (segsize == 32) ? "a16" : "a32";
1489 break;
1490 case REX_P + 0x0:
1491 case REX_P + 0x1:
1492 case REX_P + 0x2:
1493 case REX_P + 0x3:
1494 case REX_P + 0x4:
1495 case REX_P + 0x5:
1496 case REX_P + 0x6:
1497 case REX_P + 0x7:
1498 case REX_P + 0x8:
1499 case REX_P + 0x9:
1500 case REX_P + 0xA:
1501 case REX_P + 0xB:
1502 case REX_P + 0xC:
1503 case REX_P + 0xD:
1504 case REX_P + 0xE:
1505 case REX_P + 0xF:
1506 if (segsize == 64) {
1507 snprintf(output, outbufsize, "rex%s%s%s%s%s",
1508 (byte == REX_P) ? "" : ".",
1509 (byte & REX_W) ? "w" : "",
1510 (byte & REX_R) ? "r" : "",
1511 (byte & REX_X) ? "x" : "",
1512 (byte & REX_B) ? "b" : "");
1513 break;
1514 }
1515 /* else fall through */
1516 default:
1517 snprintf(output, outbufsize, "db 0x%02x", byte);
1518 break;
1519 }
1520
1521 if (str)
Cyrill Gorcunov0a45cc82009-08-09 19:25:29 +04001522 snprintf(output, outbufsize, "%s", str);
H. Peter Anvined37aa82009-03-18 23:10:19 -07001523
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001524 return 1;
1525}