blob: 81e6d07cd0f63c4cf02bb0203485d97db4968ed7 [file] [log] [blame]
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001/* disasm.c where all the _work_ gets done in the Netwide Disassembler
2 *
3 * The Netwide Assembler is copyright (C) 1996 Simon Tatham and
4 * Julian Hall. All rights reserved. The software is
Beroset095e6a22007-12-29 09:44:23 -05005 * redistributable under the license given in the file "LICENSE"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 * distributed in the NASM archive.
7 *
8 * initial version 27/iii/95 by Simon Tatham
9 */
10
H. Peter Anvinfe501952007-10-02 21:53:51 -070011#include "compiler.h"
12
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000013#include <stdio.h>
14#include <string.h>
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000015#include <limits.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +000016#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000017
18#include "nasm.h"
19#include "disasm.h"
20#include "sync.h"
21#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -070022#include "tables.h"
23#include "regdis.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000024
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000025/*
26 * Flags that go into the `segment' field of `insn' structures
27 * during disassembly.
28 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +000029#define SEG_RELATIVE 1
30#define SEG_32BIT 2
31#define SEG_RMREG 4
32#define SEG_DISP8 8
33#define SEG_DISP16 16
34#define SEG_DISP32 32
35#define SEG_NODISP 64
36#define SEG_SIGNED 128
37#define SEG_64BIT 256
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000038
H. Peter Anvin62cb6062007-09-11 22:44:03 +000039/*
40 * Prefix information
41 */
42struct prefix_info {
43 uint8_t osize; /* Operand size */
44 uint8_t asize; /* Address size */
45 uint8_t osp; /* Operand size prefix present */
46 uint8_t asp; /* Address size prefix present */
47 uint8_t rep; /* Rep prefix present */
48 uint8_t seg; /* Segment override prefix present */
49 uint8_t lock; /* Lock prefix present */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070050 uint8_t vex[3]; /* VEX prefix present */
51 uint8_t vex_m; /* VEX.M field */
52 uint8_t vex_v;
53 uint8_t vex_lp; /* VEX.LP fields */
54 uint32_t rex; /* REX prefix present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000055};
56
H. Peter Anvin0ee01422007-04-16 01:18:30 +000057#define getu8(x) (*(uint8_t *)(x))
H. Peter Anvind1fb15c2007-11-13 09:37:59 -080058#if X86_MEMORY
H. Peter Anvin0ee01422007-04-16 01:18:30 +000059/* Littleendian CPU which can handle unaligned references */
60#define getu16(x) (*(uint16_t *)(x))
61#define getu32(x) (*(uint32_t *)(x))
62#define getu64(x) (*(uint64_t *)(x))
63#else
64static uint16_t getu16(uint8_t *data)
65{
66 return (uint16_t)data[0] + ((uint16_t)data[1] << 8);
67}
68static uint32_t getu32(uint8_t *data)
69{
70 return (uint32_t)getu16(data) + ((uint32_t)getu16(data+2) << 16);
71}
72static uint64_t getu64(uint8_t *data)
73{
74 return (uint64_t)getu32(data) + ((uint64_t)getu32(data+4) << 32);
75}
76#endif
77
78#define gets8(x) ((int8_t)getu8(x))
79#define gets16(x) ((int16_t)getu16(x))
80#define gets32(x) ((int32_t)getu32(x))
81#define gets64(x) ((int64_t)getu64(x))
82
83/* Important: regval must already have been adjusted for rex extensions */
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000084static enum reg_enum whichreg(int32_t regflags, int regval, int rex)
H. Peter Anvin0ee01422007-04-16 01:18:30 +000085{
H. Peter Anvin0da6b582007-09-12 20:32:39 -070086 if (!(regflags & (REGISTER|REGMEM)))
87 return 0; /* Registers not permissible?! */
88
89 regflags |= REGISTER;
90
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000091 if (!(REG_AL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000092 return R_AL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000093 if (!(REG_AX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000094 return R_AX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000095 if (!(REG_EAX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000096 return R_EAX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +000097 if (!(REG_RAX & ~regflags))
98 return R_RAX;
H. Peter Anvin10101f22003-02-24 23:22:45 +000099 if (!(REG_DL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000100 return R_DL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000101 if (!(REG_DX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000102 return R_DX;
H. Peter Anvin10101f22003-02-24 23:22:45 +0000103 if (!(REG_EDX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000104 return R_EDX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000105 if (!(REG_RDX & ~regflags))
106 return R_RDX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000107 if (!(REG_CL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000108 return R_CL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000109 if (!(REG_CX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000110 return R_CX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000111 if (!(REG_ECX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000112 return R_ECX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000113 if (!(REG_RCX & ~regflags))
114 return R_RCX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000115 if (!(FPU0 & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000116 return R_ST0;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000117 if (!(REG_CS & ~regflags))
H. Peter Anvin232badb2002-06-06 02:41:20 +0000118 return (regval == 1) ? R_CS : 0;
H. Peter Anvin76690a12002-04-30 20:52:49 +0000119 if (!(REG_DESS & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000120 return (regval == 0 || regval == 2
H. Peter Anvina4835d42008-05-20 14:21:29 -0700121 || regval == 3 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin76690a12002-04-30 20:52:49 +0000122 if (!(REG_FSGS & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700123 return (regval == 4 || regval == 5 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000124 if (!(REG_SEG67 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700125 return (regval == 6 || regval == 7 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000126
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000127 /* All the entries below look up regval in an 16-entry array */
128 if (regval < 0 || regval > 15)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000129 return 0;
H. Peter Anvin232badb2002-06-06 02:41:20 +0000130
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700131 if (!(REG8 & ~regflags)) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000132 if (rex & REX_P)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700133 return nasm_rd_reg8_rex[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000134 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700135 return nasm_rd_reg8[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000136 }
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700137 if (!(REG16 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700138 return nasm_rd_reg16[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700139 if (!(REG32 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700140 return nasm_rd_reg32[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700141 if (!(REG64 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700142 return nasm_rd_reg64[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000143 if (!(REG_SREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700144 return nasm_rd_sreg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000145 if (!(REG_CREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700146 return nasm_rd_creg[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000147 if (!(REG_DREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700148 return nasm_rd_dreg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000149 if (!(REG_TREG & ~regflags)) {
150 if (rex & REX_P)
151 return 0; /* TR registers are ill-defined with rex */
H. Peter Anvina4835d42008-05-20 14:21:29 -0700152 return nasm_rd_treg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000153 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000154 if (!(FPUREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700155 return nasm_rd_fpureg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000156 if (!(MMXREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700157 return nasm_rd_mmxreg[regval & 7]; /* Ignore REX */
H. Peter Anvin4836e332002-04-30 20:56:43 +0000158 if (!(XMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700159 return nasm_rd_xmmreg[regval];
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700160 if (!(YMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700161 return nasm_rd_ymmreg[regval];
H. Peter Anvin232badb2002-06-06 02:41:20 +0000162
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000163 return 0;
164}
165
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000166/*
H. Peter Anvin7786c362007-09-17 18:45:44 -0700167 * Process a DREX suffix
168 */
169static uint8_t *do_drex(uint8_t *data, insn *ins)
170{
171 uint8_t drex = *data++;
172 operand *dst = &ins->oprs[ins->drexdst];
173
174 if ((drex & 8) != ((ins->rex & REX_OC) ? 8 : 0))
175 return NULL; /* OC0 mismatch */
176 ins->rex = (ins->rex & ~7) | (drex & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -0700177
H. Peter Anvin7786c362007-09-17 18:45:44 -0700178 dst->segment = SEG_RMREG;
179 dst->basereg = drex >> 4;
180 return data;
181}
182
183
184/*
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000185 * Process an effective address (ModRM) specification.
186 */
Keith Kaniosb7a89542007-04-12 02:40:54 +0000187static uint8_t *do_ea(uint8_t *data, int modrm, int asize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700188 int segsize, operand * op, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000189{
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000190 int mod, rm, scale, index, base;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700191 int rex;
192 uint8_t sib = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000193
194 mod = (modrm >> 6) & 03;
195 rm = modrm & 07;
196
H. Peter Anvin7786c362007-09-17 18:45:44 -0700197 if (mod != 3 && rm == 4 && asize != 16)
198 sib = *data++;
199
200 if (ins->rex & REX_D) {
201 data = do_drex(data, ins);
202 if (!data)
203 return NULL;
204 }
205 rex = ins->rex;
206
H. Peter Anvine2c80182005-01-15 22:15:51 +0000207 if (mod == 3) { /* pure register version */
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000208 op->basereg = rm+(rex & REX_B ? 8 : 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000209 op->segment |= SEG_RMREG;
210 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000211 }
212
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700213 op->disp_size = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000214 op->eaflags = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000215
216 if (asize == 16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000217 /*
218 * <mod> specifies the displacement size (none, byte or
219 * word), and <rm> specifies the register combination.
220 * Exception: mod=0,rm=6 does not specify [BP] as one might
221 * expect, but instead specifies [disp16].
222 */
223 op->indexreg = op->basereg = -1;
224 op->scale = 1; /* always, in 16 bits */
225 switch (rm) {
226 case 0:
227 op->basereg = R_BX;
228 op->indexreg = R_SI;
229 break;
230 case 1:
231 op->basereg = R_BX;
232 op->indexreg = R_DI;
233 break;
234 case 2:
235 op->basereg = R_BP;
236 op->indexreg = R_SI;
237 break;
238 case 3:
239 op->basereg = R_BP;
240 op->indexreg = R_DI;
241 break;
242 case 4:
243 op->basereg = R_SI;
244 break;
245 case 5:
246 op->basereg = R_DI;
247 break;
248 case 6:
249 op->basereg = R_BP;
250 break;
251 case 7:
252 op->basereg = R_BX;
253 break;
254 }
255 if (rm == 6 && mod == 0) { /* special case */
256 op->basereg = -1;
257 if (segsize != 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700258 op->disp_size = 16;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000259 mod = 2; /* fake disp16 */
260 }
261 switch (mod) {
262 case 0:
263 op->segment |= SEG_NODISP;
264 break;
265 case 1:
266 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000267 op->offset = (int8_t)*data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000268 break;
269 case 2:
270 op->segment |= SEG_DISP16;
271 op->offset = *data++;
272 op->offset |= ((unsigned)*data++) << 8;
273 break;
274 }
275 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000276 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000277 /*
278 * Once again, <mod> specifies displacement size (this time
279 * none, byte or *dword*), while <rm> specifies the base
280 * register. Again, [EBP] is missing, replaced by a pure
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000281 * disp32 (this time that's mod=0,rm=*5*) in 32-bit mode,
282 * and RIP-relative addressing in 64-bit mode.
283 *
284 * However, rm=4
H. Peter Anvine2c80182005-01-15 22:15:51 +0000285 * indicates not a single base register, but instead the
286 * presence of a SIB byte...
287 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000288 int a64 = asize == 64;
289
H. Peter Anvine2c80182005-01-15 22:15:51 +0000290 op->indexreg = -1;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000291
292 if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700293 op->basereg = nasm_rd_reg64[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000294 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700295 op->basereg = nasm_rd_reg32[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000296
H. Peter Anvine2c80182005-01-15 22:15:51 +0000297 if (rm == 5 && mod == 0) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000298 if (segsize == 64) {
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000299 op->eaflags |= EAF_REL;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000300 op->segment |= SEG_RELATIVE;
301 mod = 2; /* fake disp32 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000302 }
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000303
304 if (asize != 64)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700305 op->disp_size = asize;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000306
307 op->basereg = -1;
308 mod = 2; /* fake disp32 */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000309 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000310
H. Peter Anvine2c80182005-01-15 22:15:51 +0000311 if (rm == 4) { /* process SIB */
H. Peter Anvin7786c362007-09-17 18:45:44 -0700312 scale = (sib >> 6) & 03;
313 index = (sib >> 3) & 07;
314 base = sib & 07;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000315
H. Peter Anvine2c80182005-01-15 22:15:51 +0000316 op->scale = 1 << scale;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000317
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000318 if (index == 4)
319 op->indexreg = -1; /* ESP/RSP/R12 cannot be an index */
320 else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700321 op->indexreg = nasm_rd_reg64[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000322 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700323 op->indexreg = nasm_rd_reg32[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000324
325 if (base == 5 && mod == 0) {
326 op->basereg = -1;
327 mod = 2; /* Fake disp32 */
328 } else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700329 op->basereg = nasm_rd_reg64[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000330 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700331 op->basereg = nasm_rd_reg32[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000332
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800333 if (segsize == 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700334 op->disp_size = 32;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000335 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000336
H. Peter Anvine2c80182005-01-15 22:15:51 +0000337 switch (mod) {
338 case 0:
339 op->segment |= SEG_NODISP;
340 break;
341 case 1:
342 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000343 op->offset = gets8(data);
344 data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000345 break;
346 case 2:
347 op->segment |= SEG_DISP32;
H. Peter Anvin08367e22008-01-02 12:19:41 -0800348 op->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000349 data += 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000350 break;
351 }
352 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000353 }
354}
355
356/*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000357 * Determine whether the instruction template in t corresponds to the data
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000358 * stream in data. Return the number of bytes matched if so.
359 */
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800360#define case4(x) case (x): case (x)+1: case (x)+2: case (x)+3
361
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000362static int matches(const struct itemplate *t, uint8_t *data,
363 const struct prefix_info *prefix, int segsize, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000364{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000365 uint8_t *r = (uint8_t *)(t->code);
366 uint8_t *origdata = data;
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700367 bool a_used = false, o_used = false;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000368 enum prefixes drep = 0;
369 uint8_t lock = prefix->lock;
370 int osize = prefix->osize;
371 int asize = prefix->asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800372 int i, c;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800373 struct operand *opx;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800374 int s_field_for = -1; /* No 144/154 series code encountered */
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700375 bool vex_ok = false;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000376
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700377 for (i = 0; i < MAX_OPERANDS; i++) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700378 ins->oprs[i].segment = ins->oprs[i].disp_size =
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700379 (segsize == 64 ? SEG_64BIT : segsize == 32 ? SEG_32BIT : 0);
380 }
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000381 ins->condition = -1;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000382 ins->rex = prefix->rex;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800383 memset(ins->prefixes, 0, sizeof ins->prefixes);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000384
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000385 if (t->flags & (segsize == 64 ? IF_NOLONG : IF_LONG))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700386 return false;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000387
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000388 if (prefix->rep == 0xF2)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000389 drep = P_REPNE;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000390 else if (prefix->rep == 0xF3)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000391 drep = P_REP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000392
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800393 while ((c = *r++) != 0) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800394 opx = &ins->oprs[c & 3];
395
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800396 switch (c) {
397 case 01:
398 case 02:
399 case 03:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000400 while (c--)
401 if (*r++ != *data++)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700402 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800403 break;
404
405 case 04:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000406 switch (*data++) {
407 case 0x07:
408 ins->oprs[0].basereg = 0;
409 break;
410 case 0x17:
411 ins->oprs[0].basereg = 2;
412 break;
413 case 0x1F:
414 ins->oprs[0].basereg = 3;
415 break;
416 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700417 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000418 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800419 break;
420
421 case 05:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000422 switch (*data++) {
423 case 0xA1:
424 ins->oprs[0].basereg = 4;
425 break;
426 case 0xA9:
427 ins->oprs[0].basereg = 5;
428 break;
429 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700430 return false;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000431 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800432 break;
433
434 case 06:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000435 switch (*data++) {
436 case 0x06:
437 ins->oprs[0].basereg = 0;
438 break;
439 case 0x0E:
440 ins->oprs[0].basereg = 1;
441 break;
442 case 0x16:
443 ins->oprs[0].basereg = 2;
444 break;
445 case 0x1E:
446 ins->oprs[0].basereg = 3;
447 break;
448 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700449 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000450 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800451 break;
452
453 case 07:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000454 switch (*data++) {
455 case 0xA0:
456 ins->oprs[0].basereg = 4;
457 break;
458 case 0xA8:
459 ins->oprs[0].basereg = 5;
460 break;
461 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700462 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000463 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800464 break;
465
466 case4(010):
467 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000468 int t = *r++, d = *data++;
469 if (d < t || d > t + 7)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700470 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000471 else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800472 opx->basereg = (d-t)+
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000473 (ins->rex & REX_B ? 8 : 0);
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800474 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000475 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800476 break;
477 }
478
479 case4(014):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800480 opx->offset = (int8_t)*data++;
481 opx->segment |= SEG_SIGNED;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800482 break;
483
484 case4(020):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800485 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800486 break;
487
488 case4(024):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800489 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800490 break;
491
492 case4(030):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800493 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000494 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800495 break;
496
497 case4(034):
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000498 if (osize == 32) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800499 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000500 data += 4;
501 } else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800502 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000503 data += 2;
504 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000505 if (segsize != asize)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800506 opx->disp_size = asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800507 break;
508
509 case4(040):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800510 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000511 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800512 break;
513
514 case4(044):
H. Peter Anvinb061d592007-04-16 02:02:06 +0000515 switch (asize) {
516 case 16:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800517 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000518 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800519 if (segsize != 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800520 opx->disp_size = 16;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000521 break;
522 case 32:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800523 opx->offset = getu32(data);
H. Peter Anvinb061d592007-04-16 02:02:06 +0000524 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800525 if (segsize == 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800526 opx->disp_size = 32;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000527 break;
528 case 64:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800529 opx->offset = getu64(data);
530 opx->disp_size = 64;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000531 data += 8;
532 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000533 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800534 break;
535
536 case4(050):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800537 opx->offset = gets8(data++);
538 opx->segment |= SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800539 break;
540
541 case4(054):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800542 opx->offset = getu64(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000543 data += 8;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800544 break;
545
546 case4(060):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800547 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000548 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800549 opx->segment |= SEG_RELATIVE;
550 opx->segment &= ~SEG_32BIT;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800551 break;
552
553 case4(064):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800554 opx->segment |= SEG_RELATIVE;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000555 if (osize == 16) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800556 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000557 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800558 opx->segment &= ~(SEG_32BIT|SEG_64BIT);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000559 } else if (osize == 32) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800560 opx->offset = gets32(data);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000561 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800562 opx->segment &= ~SEG_64BIT;
563 opx->segment |= SEG_32BIT;
H. Peter Anvin70653092007-10-19 14:42:29 -0700564 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000565 if (segsize != osize) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800566 opx->type =
567 (opx->type & ~SIZE_MASK)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000568 | ((osize == 16) ? BITS16 : BITS32);
569 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800570 break;
571
572 case4(070):
H. Peter Anvin08367e22008-01-02 12:19:41 -0800573 opx->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000574 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800575 opx->segment |= SEG_32BIT | SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800576 break;
577
578 case4(0100):
579 case4(0110):
580 case4(0120):
581 case4(0130):
582 {
583 int modrm = *data++;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800584 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000585 data = do_ea(data, modrm, asize, segsize,
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800586 &ins->oprs[(c >> 3) & 3], ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700587 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700588 return false;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800589 opx->basereg = ((modrm >> 3)&7)+
H. Peter Anvin7786c362007-09-17 18:45:44 -0700590 (ins->rex & REX_R ? 8 : 0);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800591 break;
592 }
593
594 case4(0140):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800595 if (s_field_for == (c & 3)) {
596 opx->offset = gets8(data);
597 data++;
598 } else {
599 opx->offset = getu16(data);
600 data += 2;
601 }
602 break;
603
604 case4(0144):
605 case4(0154):
606 s_field_for = (*data & 0x02) ? c & 3 : -1;
607 if ((*data++ & ~0x02) != *r++)
608 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800609 break;
610
611 case4(0150):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800612 if (s_field_for == (c & 3)) {
613 opx->offset = gets8(data);
614 data++;
615 } else {
616 opx->offset = getu32(data);
617 data += 4;
618 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800619 break;
620
621 case4(0160):
622 ins->rex |= REX_D;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700623 ins->drexdst = c & 3;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800624 break;
625
626 case4(0164):
627 ins->rex |= REX_D|REX_OC;
628 ins->drexdst = c & 3;
629 break;
630
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800631 case 0171:
H. Peter Anvin7786c362007-09-17 18:45:44 -0700632 data = do_drex(data, ins);
633 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700634 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800635 break;
636
H. Peter Anvind85d2502008-05-04 17:53:31 -0700637 case 0172:
638 {
639 uint8_t ximm = *data++;
640 c = *r++;
641 ins->oprs[c >> 3].basereg = ximm >> 4;
642 ins->oprs[c >> 3].segment |= SEG_RMREG;
643 ins->oprs[c & 7].offset = ximm & 15;
644 }
645 break;
646
H. Peter Anvind58656f2008-05-06 20:11:14 -0700647 case 0173:
648 {
649 uint8_t ximm = *data++;
650 c = *r++;
651
652 if ((c ^ ximm) & 15)
653 return false;
654
655 ins->oprs[c >> 4].basereg = ximm >> 4;
656 ins->oprs[c >> 4].segment |= SEG_RMREG;
657 }
658 break;
659
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700660 case 0174:
661 {
662 uint8_t ximm = *data++;
663 c = *r++;
664
665 ins->oprs[c].basereg = ximm >> 4;
666 ins->oprs[c].segment |= SEG_RMREG;
667 }
668 break;
669
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800670 case4(0200):
671 case4(0204):
672 case4(0210):
673 case4(0214):
674 case4(0220):
675 case4(0224):
676 case4(0230):
677 case4(0234):
678 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000679 int modrm = *data++;
680 if (((modrm >> 3) & 07) != (c & 07))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700681 return false; /* spare field doesn't match up */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000682 data = do_ea(data, modrm, asize, segsize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700683 &ins->oprs[(c >> 3) & 07], ins);
684 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700685 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800686 break;
687 }
688
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700689 case4(0260):
690 {
691 int vexm = *r++;
692 int vexwlp = *r++;
693 ins->rex |= REX_V;
694 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
695 return false;
696
697 if ((vexm & 0x1f) != prefix->vex_m)
698 return false;
699
700 switch (vexwlp & 030) {
701 case 000:
702 if (prefix->rex & REX_W)
703 return false;
704 break;
705 case 010:
706 if (!(prefix->rex & REX_W))
707 return false;
708 break;
709 default:
710 break; /* XXX: Need to do anything special here? */
711 }
712
713 if ((vexwlp & 007) != prefix->vex_lp)
714 return false;
715
716 opx->segment |= SEG_RMREG;
717 opx->basereg = prefix->vex_v;
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700718 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700719 break;
720 }
721
722 case 0270:
723 {
724 int vexm = *r++;
725 int vexwlp = *r++;
726 ins->rex |= REX_V;
727 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
728 return false;
729
730 if ((vexm & 0x1f) != prefix->vex_m)
731 return false;
732
733 switch (vexwlp & 030) {
734 case 000:
735 if (ins->rex & REX_W)
736 return false;
737 break;
738 case 010:
739 if (!(ins->rex & REX_W))
740 return false;
741 break;
742 default:
743 break; /* Need to do anything special here? */
744 }
745
746 if ((vexwlp & 007) != prefix->vex_lp)
747 return false;
748
749 if (prefix->vex_v != 0)
750 return false;
751
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700752 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700753 break;
754 }
755
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800756 case 0310:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000757 if (asize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700758 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000759 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700760 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800761 break;
762
763 case 0311:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000764 if (asize == 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700765 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000766 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700767 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800768 break;
769
770 case 0312:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000771 if (asize != segsize)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700772 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000773 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700774 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800775 break;
776
777 case 0313:
H. Peter Anvince2b3972007-05-30 22:21:11 +0000778 if (asize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700779 return false;
H. Peter Anvince2b3972007-05-30 22:21:11 +0000780 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700781 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800782 break;
783
784 case 0314:
H. Peter Anvin23440102007-11-12 21:02:33 -0800785 if (prefix->rex & REX_B)
786 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800787 break;
788
789 case 0315:
H. Peter Anvin23440102007-11-12 21:02:33 -0800790 if (prefix->rex & REX_X)
791 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800792 break;
793
794 case 0316:
H. Peter Anvin23440102007-11-12 21:02:33 -0800795 if (prefix->rex & REX_R)
796 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800797 break;
798
799 case 0317:
H. Peter Anvin23440102007-11-12 21:02:33 -0800800 if (prefix->rex & REX_W)
801 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800802 break;
803
804 case 0320:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000805 if (osize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700806 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000807 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700808 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800809 break;
810
811 case 0321:
H. Peter Anvinb061d592007-04-16 02:02:06 +0000812 if (osize != 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700813 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000814 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700815 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800816 break;
817
818 case 0322:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000819 if (osize != (segsize == 16) ? 16 : 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700820 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000821 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700822 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800823 break;
824
825 case 0323:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000826 ins->rex |= REX_W; /* 64-bit only instruction */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000827 osize = 64;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800828 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800829 break;
830
831 case 0324:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000832 if (!(ins->rex & (REX_P|REX_W)) || osize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700833 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800834 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800835 break;
836
837 case 0330:
838 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000839 int t = *r++, d = *data++;
840 if (d < t || d > t + 15)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700841 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000842 else
843 ins->condition = d - t;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800844 break;
845 }
846
847 case 0331:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000848 if (prefix->rep)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700849 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800850 break;
851
852 case 0332:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700853 if (prefix->rep != 0xF2)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700854 return false;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800855 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800856 break;
857
858 case 0333:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000859 if (prefix->rep != 0xF3)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700860 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000861 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800862 break;
863
864 case 0334:
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000865 if (lock) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000866 ins->rex |= REX_R;
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000867 lock = 0;
868 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800869 break;
870
871 case 0335:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700872 if (drep == P_REP)
873 drep = P_REPE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800874 break;
875
876 case 0340:
877 return false;
878
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700879 case 0360:
880 if (prefix->osp || prefix->rep)
881 return false;
882 break;
883
884 case 0361:
885 if (!prefix->osp || prefix->rep)
886 return false;
887 break;
888
889 case 0362:
890 if (prefix->osp || prefix->rep != 0xf2)
891 return false;
892 break;
893
894 case 0363:
895 if (prefix->osp || prefix->rep != 0xf3)
896 return false;
897 break;
898
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800899 case 0364:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000900 if (prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700901 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800902 break;
903
904 case 0365:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000905 if (prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700906 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800907 break;
908
909 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000910 if (!prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700911 return false;
912 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800913 break;
914
915 case 0367:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000916 if (!prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700917 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800918 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800919 break;
920
921 default:
922 return false; /* Unknown code */
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000923 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000924 }
925
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700926 if (!vex_ok && (ins->rex & REX_V))
927 return false;
928
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700929 /* REX cannot be combined with DREX or VEX */
930 if ((ins->rex & (REX_D|REX_V)) && (prefix->rex & REX_P))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700931 return false;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700932
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000933 /*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000934 * Check for unused rep or a/o prefixes.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000935 */
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700936 for (i = 0; i < t->operands; i++) {
937 if (ins->oprs[i].segment != SEG_RMREG)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700938 a_used = true;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700939 }
940
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700941 if (lock) {
942 if (ins->prefixes[PPS_LREP])
943 return false;
944 ins->prefixes[PPS_LREP] = P_LOCK;
945 }
946 if (drep) {
947 if (ins->prefixes[PPS_LREP])
948 return false;
949 ins->prefixes[PPS_LREP] = drep;
950 }
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800951 if (!o_used) {
952 if (osize != ((segsize == 16) ? 16 : 32)) {
953 enum prefixes pfx = 0;
954
955 switch (osize) {
956 case 16:
957 pfx = P_O16;
958 break;
959 case 32:
960 pfx = P_O32;
961 break;
962 case 64:
963 pfx = P_O64;
964 break;
965 }
966
967 if (ins->prefixes[PPS_OSIZE])
968 return false;
969 ins->prefixes[PPS_OSIZE] = pfx;
970 }
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700971 }
972 if (!a_used && asize != segsize) {
973 if (ins->prefixes[PPS_ASIZE])
974 return false;
975 ins->prefixes[PPS_ASIZE] = asize == 16 ? P_A16 : P_A32;
976 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000977
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000978 /* Fix: check for redundant REX prefixes */
979
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000980 return data - origdata;
981}
982
H. Peter Anvina4835d42008-05-20 14:21:29 -0700983/* Condition names for disassembly, sorted by x86 code */
984static const char * const condition_name[16] = {
985 "o", "no", "c", "nc", "z", "nz", "na", "a",
986 "s", "ns", "pe", "po", "l", "nl", "ng", "g"
987};
988
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000989int32_t disasm(uint8_t *data, char *output, int outbufsize, int segsize,
Keith Kaniosb7a89542007-04-12 02:40:54 +0000990 int32_t offset, int autosync, uint32_t prefer)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000991{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000992 const struct itemplate * const *p, * const *best_p;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700993 const struct disasm_index *ix;
994 uint8_t *dp;
H. Peter Anvin4836e332002-04-30 20:56:43 +0000995 int length, best_length = 0;
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000996 char *segover;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700997 int i, slen, colon, n;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000998 uint8_t *origdata;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000999 int works;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001000 insn tmp_ins, ins;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001001 uint32_t goodness, best;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001002 int best_pref;
1003 struct prefix_info prefix;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001004 bool end_prefix;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001005
H. Peter Anvinbfb888c2007-09-11 04:26:44 +00001006 memset(&ins, 0, sizeof ins);
1007
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001008 /*
1009 * Scan for prefixes.
1010 */
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001011 memset(&prefix, 0, sizeof prefix);
1012 prefix.asize = segsize;
1013 prefix.osize = (segsize == 64) ? 32 : segsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001014 segover = NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001015 origdata = data;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001016
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001017 end_prefix = false;
1018 while (!end_prefix) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001019 switch (*data) {
1020 case 0xF2:
1021 case 0xF3:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001022 prefix.rep = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001023 break;
1024 case 0xF0:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001025 prefix.lock = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001026 break;
1027 case 0x2E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001028 segover = "cs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001029 break;
1030 case 0x36:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001031 segover = "ss", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001032 break;
1033 case 0x3E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001034 segover = "ds", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001035 break;
1036 case 0x26:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001037 segover = "es", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001038 break;
1039 case 0x64:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001040 segover = "fs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001041 break;
1042 case 0x65:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001043 segover = "gs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001044 break;
1045 case 0x66:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001046 prefix.osize = (segsize == 16) ? 32 : 16;
1047 prefix.osp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001048 break;
1049 case 0x67:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001050 prefix.asize = (segsize == 32) ? 16 : 32;
1051 prefix.asp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001052 break;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001053 case 0xC4:
1054 case 0xC5:
1055 if (segsize == 64 || (data[1] & 0xc0) == 0xc0) {
1056 prefix.vex[0] = *data++;
1057 prefix.vex[1] = *data++;
1058 if (prefix.vex[0] == 0xc4)
1059 prefix.vex[2] = *data++;
1060 }
1061 prefix.rex = REX_V;
1062 if (prefix.vex[0] == 0xc4) {
1063 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1064 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1065 prefix.vex_m = prefix.vex[1] & 0x1f;
1066 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1067 prefix.vex_lp = prefix.vex[2] & 7;
1068 } else {
1069 prefix.rex |= (~prefix.vex[1] >> (7-2)) & REX_R;
1070 prefix.vex_m = 1;
1071 prefix.vex_v = (~prefix.vex[1] >> 3) & 15;
1072 prefix.vex_lp = prefix.vex[1] & 7;
1073 }
1074 end_prefix = true;
1075 break;
1076 case REX_P + 0x0:
1077 case REX_P + 0x1:
1078 case REX_P + 0x2:
1079 case REX_P + 0x3:
1080 case REX_P + 0x4:
1081 case REX_P + 0x5:
1082 case REX_P + 0x6:
1083 case REX_P + 0x7:
1084 case REX_P + 0x8:
1085 case REX_P + 0x9:
1086 case REX_P + 0xA:
1087 case REX_P + 0xB:
1088 case REX_P + 0xC:
1089 case REX_P + 0xD:
1090 case REX_P + 0xE:
1091 case REX_P + 0xF:
1092 if (segsize == 64) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001093 prefix.rex = *data++;
1094 if (prefix.rex & REX_W)
1095 prefix.osize = 64;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001096 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001097 end_prefix = true;
1098 break;
1099 default:
1100 end_prefix = true;
1101 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001102 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001103 }
1104
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001105 best = -1; /* Worst possible */
H. Peter Anvin4836e332002-04-30 20:56:43 +00001106 best_p = NULL;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001107 best_pref = INT_MAX;
1108
H. Peter Anvin19e20102007-09-18 15:08:20 -07001109 dp = data;
1110 ix = itable + *dp++;
Charles Crayne46b31b02007-10-18 21:17:20 -07001111 while (ix->n == -1) {
H. Peter Anvin19e20102007-09-18 15:08:20 -07001112 ix = (const struct disasm_index *)ix->p + *dp++;
1113 }
1114
1115 p = (const struct itemplate * const *)ix->p;
1116 for (n = ix->n; n; n--, p++) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001117 if ((length = matches(*p, data, &prefix, segsize, &tmp_ins))) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001118 works = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001119 /*
1120 * Final check to make sure the types of r/m match up.
H. Peter Anvindbf130e2007-05-30 00:18:26 +00001121 * XXX: Need to make sure this is actually correct.
H. Peter Anvine2c80182005-01-15 22:15:51 +00001122 */
1123 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001124 if (!((*p)->opd[i] & SAME_AS) &&
1125 (
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001126 /* If it's a mem-only EA but we have a
1127 register, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001128 ((tmp_ins.oprs[i].segment & SEG_RMREG) &&
1129 !(MEMORY & ~(*p)->opd[i])) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001130 /* If it's a reg-only EA but we have a memory
1131 ref, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001132 (!(tmp_ins.oprs[i].segment & SEG_RMREG) &&
1133 !(REG_EA & ~(*p)->opd[i]) &&
1134 !((*p)->opd[i] & REG_SMASK)) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001135 /* Register type mismatch (eg FS vs REG_DESS):
1136 die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001137 ((((*p)->opd[i] & (REGISTER | FPUREG)) ||
1138 (tmp_ins.oprs[i].segment & SEG_RMREG)) &&
1139 !whichreg((*p)->opd[i],
1140 tmp_ins.oprs[i].basereg, tmp_ins.rex))
1141 )) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001142 works = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001143 break;
1144 }
1145 }
1146
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001147 /*
1148 * Note: we always prefer instructions which incorporate
1149 * prefixes in the instructions themselves. This is to allow
1150 * e.g. PAUSE to be preferred to REP NOP, and deal with
1151 * MMX/SSE instructions where prefixes are used to select
1152 * between MMX and SSE register sets or outright opcode
1153 * selection.
1154 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001155 if (works) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001156 int i, nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001157 goodness = ((*p)->flags & IF_PFMASK) ^ prefer;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001158 nprefix = 0;
1159 for (i = 0; i < MAXPREFIX; i++)
1160 if (tmp_ins.prefixes[i])
1161 nprefix++;
1162 if (nprefix < best_pref ||
1163 (nprefix == best_pref && goodness < best)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001164 /* This is the best one found so far */
1165 best = goodness;
1166 best_p = p;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001167 best_pref = nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001168 best_length = length;
1169 ins = tmp_ins;
1170 }
1171 }
1172 }
H. Peter Anvin4836e332002-04-30 20:56:43 +00001173 }
H. Peter Anvineba20a72002-04-30 20:53:55 +00001174
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001175 if (!best_p)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001176 return 0; /* no instruction was matched */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001177
H. Peter Anvin4836e332002-04-30 20:56:43 +00001178 /* Pick the best match */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001179 p = best_p;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001180 length = best_length;
1181
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001182 slen = 0;
1183
Ed Beroset64ab5192004-12-15 23:32:57 +00001184 /* TODO: snprintf returns the value that the string would have if
H. Peter Anvin70653092007-10-19 14:42:29 -07001185 * the buffer were long enough, and not the actual length of
H. Peter Anvine2c80182005-01-15 22:15:51 +00001186 * the returned string, so each instance of using the return
1187 * value of snprintf should actually be checked to assure that
1188 * the return value is "sane." Maybe a macro wrapper could
1189 * be used for that purpose.
1190 */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001191 for (i = 0; i < MAXPREFIX; i++)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001192 switch (ins.prefixes[i]) {
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001193 case P_LOCK:
1194 slen += snprintf(output + slen, outbufsize - slen, "lock ");
1195 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001196 case P_REP:
1197 slen += snprintf(output + slen, outbufsize - slen, "rep ");
1198 break;
1199 case P_REPE:
1200 slen += snprintf(output + slen, outbufsize - slen, "repe ");
1201 break;
1202 case P_REPNE:
1203 slen += snprintf(output + slen, outbufsize - slen, "repne ");
1204 break;
1205 case P_A16:
1206 slen += snprintf(output + slen, outbufsize - slen, "a16 ");
1207 break;
1208 case P_A32:
1209 slen += snprintf(output + slen, outbufsize - slen, "a32 ");
1210 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001211 case P_A64:
1212 slen += snprintf(output + slen, outbufsize - slen, "a64 ");
1213 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001214 case P_O16:
1215 slen += snprintf(output + slen, outbufsize - slen, "o16 ");
1216 break;
1217 case P_O32:
1218 slen += snprintf(output + slen, outbufsize - slen, "o32 ");
1219 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001220 case P_O64:
1221 slen += snprintf(output + slen, outbufsize - slen, "o64 ");
1222 break;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001223 default:
1224 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001225 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001226
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001227 i = (*p)->opcode;
1228 if (i >= FIRST_COND_OPCODE) {
1229 slen += snprintf(output + slen, outbufsize - slen, "%s%s",
1230 nasm_cond_insn_names[i-FIRST_COND_OPCODE],
1231 condition_name[ins.condition]);
1232 } else {
1233 slen += snprintf(output + slen, outbufsize - slen, "%s",
1234 nasm_insn_names[i]);
1235 }
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001236 colon = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001237 length += data - origdata; /* fix up for prefixes */
1238 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001239 opflags_t t = (*p)->opd[i];
1240 const operand *o = &ins.oprs[i];
1241 int64_t offs;
1242
1243 if (t & SAME_AS) {
1244 o = &ins.oprs[t & ~SAME_AS];
1245 t = (*p)->opd[t & ~SAME_AS];
1246 }
1247
H. Peter Anvine2c80182005-01-15 22:15:51 +00001248 output[slen++] = (colon ? ':' : i == 0 ? ' ' : ',');
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001249
H. Peter Anvin7786c362007-09-17 18:45:44 -07001250 offs = o->offset;
1251 if (o->segment & SEG_RELATIVE) {
1252 offs += offset + length;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001253 /*
1254 * sort out wraparound
1255 */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001256 if (!(o->segment & (SEG_32BIT|SEG_64BIT)))
1257 offs &= 0xffff;
H. Peter Anvin08367e22008-01-02 12:19:41 -08001258 else if (segsize != 64)
1259 offs &= 0xffffffff;
1260
H. Peter Anvine2c80182005-01-15 22:15:51 +00001261 /*
1262 * add sync marker, if autosync is on
1263 */
1264 if (autosync)
H. Peter Anvin7786c362007-09-17 18:45:44 -07001265 add_sync(offs, 0L);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001266 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001267
H. Peter Anvin7786c362007-09-17 18:45:44 -07001268 if (t & COLON)
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001269 colon = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001270 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001271 colon = false;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001272
H. Peter Anvin7786c362007-09-17 18:45:44 -07001273 if ((t & (REGISTER | FPUREG)) ||
1274 (o->segment & SEG_RMREG)) {
1275 enum reg_enum reg;
1276 reg = whichreg(t, o->basereg, ins.rex);
1277 if (t & TO)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001278 slen += snprintf(output + slen, outbufsize - slen, "to ");
1279 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001280 nasm_reg_names[reg-EXPR_REG_START]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001281 } else if (!(UNITY & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001282 output[slen++] = '1';
H. Peter Anvin7786c362007-09-17 18:45:44 -07001283 } else if (t & IMMEDIATE) {
1284 if (t & BITS8) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001285 slen +=
1286 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001287 if (o->segment & SEG_SIGNED) {
1288 if (offs < 0) {
1289 offs *= -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001290 output[slen++] = '-';
1291 } else
1292 output[slen++] = '+';
1293 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001294 } else if (t & BITS16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001295 slen +=
1296 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001297 } else if (t & BITS32) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001298 slen +=
1299 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001300 } else if (t & BITS64) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001301 slen +=
1302 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001303 } else if (t & NEAR) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001304 slen +=
1305 snprintf(output + slen, outbufsize - slen, "near ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001306 } else if (t & SHORT) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001307 slen +=
1308 snprintf(output + slen, outbufsize - slen, "short ");
1309 }
1310 slen +=
Keith Kanios93f2e9a2007-04-14 00:10:59 +00001311 snprintf(output + slen, outbufsize - slen, "0x%"PRIx64"",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001312 offs);
1313 } else if (!(MEM_OFFS & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001314 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001315 snprintf(output + slen, outbufsize - slen,
1316 "[%s%s%s0x%"PRIx64"]",
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001317 (segover ? segover : ""),
1318 (segover ? ":" : ""),
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001319 (o->disp_size == 64 ? "qword " :
1320 o->disp_size == 32 ? "dword " :
1321 o->disp_size == 16 ? "word " : ""), offs);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001322 segover = NULL;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001323 } else if (!(REGMEM & ~t)) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001324 int started = false;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001325 if (t & BITS8)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001326 slen +=
1327 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001328 if (t & BITS16)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001329 slen +=
1330 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001331 if (t & BITS32)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001332 slen +=
1333 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001334 if (t & BITS64)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001335 slen +=
1336 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001337 if (t & BITS80)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001338 slen +=
1339 snprintf(output + slen, outbufsize - slen, "tword ");
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001340 if (t & BITS128)
1341 slen +=
1342 snprintf(output + slen, outbufsize - slen, "oword ");
H. Peter Anvindfb91802008-05-20 11:43:53 -07001343 if (t & BITS256)
1344 slen +=
1345 snprintf(output + slen, outbufsize - slen, "yword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001346 if (t & FAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001347 slen += snprintf(output + slen, outbufsize - slen, "far ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001348 if (t & NEAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001349 slen +=
1350 snprintf(output + slen, outbufsize - slen, "near ");
1351 output[slen++] = '[';
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001352 if (o->disp_size)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001353 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001354 (o->disp_size == 64 ? "qword " :
1355 o->disp_size == 32 ? "dword " :
1356 o->disp_size == 16 ? "word " :
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001357 ""));
H. Peter Anvin7786c362007-09-17 18:45:44 -07001358 if (o->eaflags & EAF_REL)
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00001359 slen += snprintf(output + slen, outbufsize - slen, "rel ");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001360 if (segover) {
1361 slen +=
1362 snprintf(output + slen, outbufsize - slen, "%s:",
1363 segover);
1364 segover = NULL;
1365 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001366 if (o->basereg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001367 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001368 nasm_reg_names[(o->basereg-EXPR_REG_START)]);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001369 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001370 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001371 if (o->indexreg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001372 if (started)
1373 output[slen++] = '+';
1374 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001375 nasm_reg_names[(o->indexreg-EXPR_REG_START)]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001376 if (o->scale > 1)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001377 slen +=
1378 snprintf(output + slen, outbufsize - slen, "*%d",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001379 o->scale);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001380 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001381 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001382
1383
H. Peter Anvin7786c362007-09-17 18:45:44 -07001384 if (o->segment & SEG_DISP8) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001385 const char *prefix;
1386 uint8_t offset = offs;
1387 if ((int8_t)offset < 0) {
1388 prefix = "-";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001389 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001390 } else {
1391 prefix = "+";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001392 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001393 slen +=
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001394 snprintf(output + slen, outbufsize - slen, "%s0x%"PRIx8"",
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001395 prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001396 } else if (o->segment & SEG_DISP16) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001397 const char *prefix;
1398 uint16_t offset = offs;
1399 if ((int16_t)offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001400 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001401 prefix = "-";
1402 } else {
1403 prefix = started ? "+" : "";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001404 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001405 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001406 snprintf(output + slen, outbufsize - slen,
1407 "%s0x%"PRIx16"", prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001408 } else if (o->segment & SEG_DISP32) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001409 if (prefix.asize == 64) {
1410 const char *prefix;
1411 uint64_t offset = (int64_t)(int32_t)offs;
1412 if ((int32_t)offs < 0 && started) {
1413 offset = -offset;
1414 prefix = "-";
1415 } else {
1416 prefix = started ? "+" : "";
1417 }
1418 slen +=
1419 snprintf(output + slen, outbufsize - slen,
1420 "%s0x%"PRIx64"", prefix, offset);
1421 } else {
1422 const char *prefix;
1423 uint32_t offset = offs;
1424 if ((int32_t) offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001425 offset = -offset;
1426 prefix = "-";
1427 } else {
1428 prefix = started ? "+" : "";
1429 }
1430 slen +=
1431 snprintf(output + slen, outbufsize - slen,
1432 "%s0x%"PRIx32"", prefix, offset);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001433 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001434 }
1435 output[slen++] = ']';
1436 } else {
1437 slen +=
1438 snprintf(output + slen, outbufsize - slen, "<operand%d>",
1439 i);
1440 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001441 }
1442 output[slen] = '\0';
H. Peter Anvine2c80182005-01-15 22:15:51 +00001443 if (segover) { /* unused segment override */
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001444 char *p = output;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001445 int count = slen + 1;
1446 while (count--)
1447 p[count + 3] = p[count];
1448 strncpy(output, segover, 2);
1449 output[2] = ' ';
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001450 }
1451 return length;
1452}
1453
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001454int32_t eatbyte(uint8_t *data, char *output, int outbufsize)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001455{
Ed Beroset92348172004-12-15 18:27:50 +00001456 snprintf(output, outbufsize, "db 0x%02X", *data);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001457 return 1;
1458}