blob: 463d737801cc78f4a3debec8ef0e7502649ca1c0 [file] [log] [blame]
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07001/* ----------------------------------------------------------------------- *
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002 *
H. Peter Anvind24dd5f2016-02-08 10:32:13 -08003 * Copyright 1996-2016 The NASM Authors - All Rights Reserved
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07004 * See the file AUTHORS included with the NASM distribution for
5 * the specific copyright holders.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 *
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07007 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following
9 * conditions are met:
10 *
11 * * Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * * Redistributions in binary form must reproduce the above
14 * copyright notice, this list of conditions and the following
15 * disclaimer in the documentation and/or other materials provided
16 * with the distribution.
Cyrill Gorcunov1de95002009-11-06 00:08:38 +030017 *
H. Peter Anvin9e6747c2009-06-28 17:13:04 -070018 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND
19 * CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
20 * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
21 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
22 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
23 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
24 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
26 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
29 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
30 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 *
32 * ----------------------------------------------------------------------- */
33
34/*
35 * assemble.c code generation for the Netwide Assembler
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000036 *
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +040037 * Bytecode specification
38 * ----------------------
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -070039 *
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +040040 *
41 * Codes Mnemonic Explanation
42 *
43 * \0 terminates the code. (Unless it's a literal of course.)
44 * \1..\4 that many literal bytes follow in the code stream
45 * \5 add 4 to the primary operand number (b, low octdigit)
46 * \6 add 4 to the secondary operand number (a, middle octdigit)
47 * \7 add 4 to both the primary and the secondary operand number
48 * \10..\13 a literal byte follows in the code stream, to be added
49 * to the register value of operand 0..3
50 * \14..\17 the position of index register operand in MIB (BND insns)
51 * \20..\23 ib a byte immediate operand, from operand 0..3
52 * \24..\27 ib,u a zero-extended byte immediate operand, from operand 0..3
53 * \30..\33 iw a word immediate operand, from operand 0..3
54 * \34..\37 iwd select between \3[0-3] and \4[0-3] depending on 16/32 bit
55 * assembly mode or the operand-size override on the operand
56 * \40..\43 id a long immediate operand, from operand 0..3
57 * \44..\47 iwdq select between \3[0-3], \4[0-3] and \5[4-7]
58 * depending on the address size of the instruction.
59 * \50..\53 rel8 a byte relative operand, from operand 0..3
60 * \54..\57 iq a qword immediate operand, from operand 0..3
61 * \60..\63 rel16 a word relative operand, from operand 0..3
62 * \64..\67 rel select between \6[0-3] and \7[0-3] depending on 16/32 bit
63 * assembly mode or the operand-size override on the operand
64 * \70..\73 rel32 a long relative operand, from operand 0..3
65 * \74..\77 seg a word constant, from the _segment_ part of operand 0..3
66 * \1ab a ModRM, calculated on EA in operand a, with the spare
67 * field the register value of operand b.
68 * \172\ab the register number from operand a in bits 7..4, with
69 * the 4-bit immediate from operand b in bits 3..0.
70 * \173\xab the register number from operand a in bits 7..4, with
71 * the value b in bits 3..0.
72 * \174..\177 the register number from operand 0..3 in bits 7..4, and
73 * an arbitrary value in bits 3..0 (assembled as zero.)
74 * \2ab a ModRM, calculated on EA in operand a, with the spare
75 * field equal to digit b.
76 *
77 * \240..\243 this instruction uses EVEX rather than REX or VEX/XOP, with the
78 * V field taken from operand 0..3.
79 * \250 this instruction uses EVEX rather than REX or VEX/XOP, with the
80 * V field set to 1111b.
81 *
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -070082 * EVEX prefixes are followed by the sequence:
83 * \cm\wlp\tup where cm is:
H. Peter Anvin2c9b6ad2016-05-13 14:42:55 -070084 * cc 00m mmm
85 * c = 2 for EVEX and mmmm is the M field (EVEX.P0[3:0])
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -070086 * and wlp is:
87 * 00 wwl lpp
88 * [l0] ll = 0 (.128, .lz)
89 * [l1] ll = 1 (.256)
90 * [l2] ll = 2 (.512)
91 * [lig] ll = 3 for EVEX.L'L don't care (always assembled as 0)
92 *
93 * [w0] ww = 0 for W = 0
94 * [w1] ww = 1 for W = 1
95 * [wig] ww = 2 for W don't care (always assembled as 0)
96 * [ww] ww = 3 for W used as REX.W
97 *
98 * [p0] pp = 0 for no prefix
99 * [60] pp = 1 for legacy prefix 60
100 * [f3] pp = 2
101 * [f2] pp = 3
102 *
103 * tup is tuple type for Disp8*N from %tuple_codes in insns.pl
104 * (compressed displacement encoding)
105 *
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +0400106 * \254..\257 id,s a signed 32-bit operand to be extended to 64 bits.
107 * \260..\263 this instruction uses VEX/XOP rather than REX, with the
108 * V field taken from operand 0..3.
109 * \270 this instruction uses VEX/XOP rather than REX, with the
110 * V field set to 1111b.
H. Peter Anvind85d2502008-05-04 17:53:31 -0700111 *
H. Peter Anvina04019c2009-05-03 21:42:34 -0700112 * VEX/XOP prefixes are followed by the sequence:
113 * \tmm\wlp where mm is the M field; and wlp is:
H. Peter Anvin421059c2010-08-16 14:56:33 -0700114 * 00 wwl lpp
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700115 * [l0] ll = 0 for L = 0 (.128, .lz)
116 * [l1] ll = 1 for L = 1 (.256)
117 * [lig] ll = 2 for L don't care (always assembled as 0)
H. Peter Anvin421059c2010-08-16 14:56:33 -0700118 *
H. Peter Anvin978c2172010-08-16 13:48:43 -0700119 * [w0] ww = 0 for W = 0
120 * [w1 ] ww = 1 for W = 1
121 * [wig] ww = 2 for W don't care (always assembled as 0)
122 * [ww] ww = 3 for W used as REX.W
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700123 *
H. Peter Anvina04019c2009-05-03 21:42:34 -0700124 * t = 0 for VEX (C4/C5), t = 1 for XOP (8F).
H. Peter Anvind85d2502008-05-04 17:53:31 -0700125 *
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +0400126 * \271 hlexr instruction takes XRELEASE (F3) with or without lock
127 * \272 hlenl instruction takes XACQUIRE/XRELEASE with or without lock
128 * \273 hle instruction takes XACQUIRE/XRELEASE with lock only
129 * \274..\277 ib,s a byte immediate operand, from operand 0..3, sign-extended
130 * to the operand size (if o16/o32/o64 present) or the bit size
131 * \310 a16 indicates fixed 16-bit address size, i.e. optional 0x67.
132 * \311 a32 indicates fixed 32-bit address size, i.e. optional 0x67.
133 * \312 adf (disassembler only) invalid with non-default address size.
134 * \313 a64 indicates fixed 64-bit address size, 0x67 invalid.
135 * \314 norexb (disassembler only) invalid with REX.B
136 * \315 norexx (disassembler only) invalid with REX.X
137 * \316 norexr (disassembler only) invalid with REX.R
138 * \317 norexw (disassembler only) invalid with REX.W
139 * \320 o16 indicates fixed 16-bit operand size, i.e. optional 0x66.
140 * \321 o32 indicates fixed 32-bit operand size, i.e. optional 0x66.
141 * \322 odf indicates that this instruction is only valid when the
142 * operand size is the default (instruction to disassembler,
143 * generates no code in the assembler)
144 * \323 o64nw indicates fixed 64-bit operand size, REX on extensions only.
145 * \324 o64 indicates 64-bit operand size requiring REX prefix.
146 * \325 nohi instruction which always uses spl/bpl/sil/dil
147 * \326 nof3 instruction not valid with 0xF3 REP prefix. Hint for
148 disassembler only; for SSE instructions.
149 * \330 a literal byte follows in the code stream, to be added
150 * to the condition code value of the instruction.
151 * \331 norep instruction not valid with REP prefix. Hint for
152 * disassembler only; for SSE instructions.
153 * \332 f2i REP prefix (0xF2 byte) used as opcode extension.
154 * \333 f3i REP prefix (0xF3 byte) used as opcode extension.
155 * \334 rex.l LOCK prefix used as REX.R (used in non-64-bit mode)
156 * \335 repe disassemble a rep (0xF3 byte) prefix as repe not rep.
157 * \336 mustrep force a REP(E) prefix (0xF3) even if not specified.
158 * \337 mustrepne force a REPNE prefix (0xF2) even if not specified.
159 * \336-\337 are still listed as prefixes in the disassembler.
160 * \340 resb reserve <operand 0> bytes of uninitialized storage.
161 * Operand 0 had better be a segmentless constant.
162 * \341 wait this instruction needs a WAIT "prefix"
Cyrill Gorcunov8a5d3e62014-08-25 20:04:30 +0400163 * \360 np no SSE prefix (== \364\331)
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +0400164 * \361 66 SSE prefix (== \366\331)
165 * \364 !osp operand-size prefix (0x66) not permitted
166 * \365 !asp address-size prefix (0x67) not permitted
167 * \366 operand-size prefix (0x66) used as opcode extension
168 * \367 address-size prefix (0x67) used as opcode extension
169 * \370,\371 jcc8 match only if operand 0 meets byte jump criteria.
170 * jmp8 370 is used for Jcc, 371 is used for JMP.
171 * \373 jlen assemble 0x03 if bits==16, 0x05 if bits==32;
172 * used for conditional jump over longer jump
173 * \374 vsibx|vm32x|vm64x this instruction takes an XMM VSIB memory EA
174 * \375 vsiby|vm32y|vm64y this instruction takes an YMM VSIB memory EA
175 * \376 vsibz|vm32z|vm64z this instruction takes an ZMM VSIB memory EA
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000176 */
177
H. Peter Anvinfe501952007-10-02 21:53:51 -0700178#include "compiler.h"
179
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000180#include <stdio.h>
181#include <string.h>
H. Peter Anvin89a2ac02013-11-26 18:23:20 -0800182#include <stdlib.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000183
184#include "nasm.h"
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000185#include "nasmlib.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000186#include "assemble.h"
187#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -0700188#include "tables.h"
Jin Kyu Song5f3bfee2013-11-20 15:32:52 -0800189#include "disp8.h"
H. Peter Anvin172b8402016-02-18 01:16:18 -0800190#include "listing.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000191
H. Peter Anvin65289e82009-07-25 17:25:11 -0700192enum match_result {
193 /*
194 * Matching errors. These should be sorted so that more specific
195 * errors come later in the sequence.
196 */
197 MERR_INVALOP,
198 MERR_OPSIZEMISSING,
199 MERR_OPSIZEMISMATCH,
Jin Kyu Song25c22122013-10-30 03:12:45 -0700200 MERR_BRNUMMISMATCH,
H. Peter Anvin65289e82009-07-25 17:25:11 -0700201 MERR_BADCPU,
202 MERR_BADMODE,
H. Peter Anvinfb3f4e62012-02-25 22:22:07 -0800203 MERR_BADHLE,
Jin Kyu Song66c61922013-08-26 20:28:43 -0700204 MERR_ENCMISMATCH,
Jin Kyu Song03041092013-10-15 19:38:51 -0700205 MERR_BADBND,
Jin Kyu Songb287ff02013-12-04 20:05:55 -0800206 MERR_BADREPNE,
H. Peter Anvin65289e82009-07-25 17:25:11 -0700207 /*
208 * Matching success; the conditional ones first
209 */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400210 MOK_JUMP, /* Matching OK but needs jmp_match() */
211 MOK_GOOD /* Matching unconditionally OK */
H. Peter Anvin65289e82009-07-25 17:25:11 -0700212};
213
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000214typedef struct {
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700215 enum ea_type type; /* what kind of EA is this? */
216 int sib_present; /* is a SIB byte necessary? */
217 int bytes; /* # of bytes of offset needed */
218 int size; /* lazy - this is sib+bytes+1 */
219 uint8_t modrm, sib, rex, rip; /* the bytes themselves */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700220 int8_t disp8; /* compressed displacement for EVEX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000221} ea;
222
Cyrill Gorcunov10734c72011-08-29 00:07:17 +0400223#define GEN_SIB(scale, index, base) \
224 (((scale) << 6) | ((index) << 3) | ((base)))
225
226#define GEN_MODRM(mod, reg, rm) \
227 (((mod) << 6) | (((reg) & 7) << 3) | ((rm) & 7))
228
Cyrill Gorcunov08359152013-11-09 22:16:11 +0400229static iflag_t cpu; /* cpu level received from nasm.c */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000230
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800231static int64_t calcsize(int32_t, int64_t, int, insn *,
232 const struct itemplate *);
H. Peter Anvina77692b2016-09-20 14:04:33 -0700233static int emit_prefix(struct out_data *data, const int bits, insn *ins);
234static void gencode(struct out_data *data, insn *ins);
H. Peter Anvin23595f52009-07-25 17:44:25 -0700235static enum match_result find_match(const struct itemplate **tempp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400236 insn *instruction,
237 int32_t segment, int64_t offset, int bits);
H. Peter Anvin65289e82009-07-25 17:25:11 -0700238static enum match_result matches(const struct itemplate *, insn *, int bits);
H. Peter Anvinf8563f72009-10-13 12:28:14 -0700239static opflags_t regflag(const operand *);
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000240static int32_t regval(const operand *);
H. Peter Anvinf8563f72009-10-13 12:28:14 -0700241static int rexflags(int, opflags_t, int);
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000242static int op_rexflags(const operand *, int);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700243static int op_evexflags(const operand *, int, uint8_t);
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700244static void add_asp(insn *, int);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000245
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700246static enum ea_type process_ea(operand *, ea *, int, int, opflags_t, insn *);
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700247
Cyrill Gorcunov18914e62011-11-12 11:41:51 +0400248static int has_prefix(insn * ins, enum prefix_pos pos, int prefix)
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000249{
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700250 return ins->prefixes[pos] == prefix;
251}
252
253static void assert_no_prefix(insn * ins, enum prefix_pos pos)
254{
255 if (ins->prefixes[pos])
H. Peter Anvin215186f2016-02-17 20:27:41 -0800256 nasm_error(ERR_NONFATAL, "invalid %s prefix",
257 prefix_name(ins->prefixes[pos]));
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700258}
259
260static const char *size_name(int size)
261{
262 switch (size) {
263 case 1:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400264 return "byte";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700265 case 2:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400266 return "word";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700267 case 4:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400268 return "dword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700269 case 8:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400270 return "qword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700271 case 10:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400272 return "tword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700273 case 16:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400274 return "oword";
H. Peter Anvindfb91802008-05-20 11:43:53 -0700275 case 32:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400276 return "yword";
Jin Kyu Songd4760c12013-08-21 19:29:11 -0700277 case 64:
278 return "zword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700279 default:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400280 return "???";
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000281 }
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700282}
283
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400284static void warn_overflow(int pass, int size)
285{
H. Peter Anvin215186f2016-02-17 20:27:41 -0800286 nasm_error(ERR_WARNING | pass | ERR_WARN_NOV,
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400287 "%s data exceeds bounds", size_name(size));
288}
289
290static void warn_overflow_const(int64_t data, int size)
291{
292 if (overflow_general(data, size))
293 warn_overflow(ERR_PASS1, size);
294}
295
296static void warn_overflow_opd(const struct operand *o, int size)
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700297{
Victor van den Elzen0d268fb2010-01-24 21:24:57 +0100298 if (o->wrt == NO_SEG && o->segment == NO_SEG) {
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400299 if (overflow_general(o->offset, size))
300 warn_overflow(ERR_PASS2, size);
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700301 }
302}
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400303
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000304/*
305 * This routine wrappers the real output format's output routine,
306 * in order to pass a copy of the data off to the listing file
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800307 * generator at the same time, flatten unnecessary relocations,
308 * and verify backend compatibility.
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000309 */
H. Peter Anvina77692b2016-09-20 14:04:33 -0700310static void out(struct out_data *data)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000311{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000312 static int32_t lineno = 0; /* static!!! */
H. Peter Anvin274cda82016-05-10 02:56:29 -0700313 static const char *lnfname = NULL;
H. Peter Anvina77692b2016-09-20 14:04:33 -0700314 int asize;
H. Peter Anvin215186f2016-02-17 20:27:41 -0800315 const int amax = ofmt->maxbits >> 3; /* Maximum address size in bytes */
H. Peter Anvina77692b2016-09-20 14:04:33 -0700316 union {
317 uint8_t b[8];
318 uint64_t q;
319 } xdata;
320 uint64_t size = data->size;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000321
H. Peter Anvina77692b2016-09-20 14:04:33 -0700322 if (!data->size)
323 return; /* Nothing to do */
324
325 switch (data->type) {
326 case OUT_ADDRESS:
327 asize = data->size;
328 nasm_assert(asize <= 8);
329 if (data->tsegment == NO_SEG && data->twrt == NO_SEG) {
330 /* Convert to RAWDATA */
331 /* XXX: check for overflow */
332 uint8_t *q = xdata.b;
333
334 WRITEADDR(q, data->toffset, asize);
335 data->data = xdata.b;
336 data->type = OUT_RAWDATA;
337 asize = 0; /* No longer an address */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400338 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700339 break;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700340
H. Peter Anvina77692b2016-09-20 14:04:33 -0700341 case OUT_RELADDR:
342 asize = data->size;
343 nasm_assert(asize <= 8);
344 if (data->tsegment == data->segment && data->twrt == NO_SEG) {
345 /* Convert to RAWDATA */
346 uint8_t *q = xdata.b;
347 int64_t delta = data->toffset - data->offset
348 - (data->inslen - data->insoffs);
349
350 if (overflow_signed(delta, asize))
351 warn_overflow(ERR_PASS2, asize);
352
353 WRITEADDR(q, delta, asize);
354 data->data = xdata.b;
355 data->type = OUT_RAWDATA;
356 asize = 0; /* No longer an address */
357 }
358 break;
359
360 default:
361 asize = 0; /* Not an address */
362 break;
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000363 }
364
H. Peter Anvina77692b2016-09-20 14:04:33 -0700365 lfmt->output(data);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800366
Frank Kotlerabebb082003-09-06 04:45:37 +0000367 /*
368 * this call to src_get determines when we call the
369 * debug-format-specific "linenum" function
370 * it updates lineno and lnfname to the current values
371 * returning 0 if "same as last time", -2 if lnfname
372 * changed, and the amount by which lineno changed,
373 * if it did. thus, these variables must be static
374 */
375
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400376 if (src_get(&lineno, &lnfname))
H. Peter Anvina77692b2016-09-20 14:04:33 -0700377 dfmt->linenum(lnfname, lineno, data->segment);
H. Peter Anvineba20a72002-04-30 20:53:55 +0000378
H. Peter Anvinb6412502016-02-11 21:07:40 -0800379 if (asize && asize > amax) {
H. Peter Anvina77692b2016-09-20 14:04:33 -0700380 if (data->type != OUT_ADDRESS || data->sign == OUT_SIGNED) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800381 nasm_error(ERR_NONFATAL,
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800382 "%d-bit signed relocation unsupported by output format %s\n",
H. Peter Anvin215186f2016-02-17 20:27:41 -0800383 asize << 3, ofmt->shortname);
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800384 } else {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800385 nasm_error(ERR_WARNING | ERR_WARN_ZEXTRELOC,
H. Peter Anvinecc9e0e2016-02-11 20:29:34 -0800386 "%d-bit unsigned relocation zero-extended from %d bits\n",
H. Peter Anvin215186f2016-02-17 20:27:41 -0800387 asize << 3, ofmt->maxbits);
H. Peter Anvina77692b2016-09-20 14:04:33 -0700388 data->size = amax;
389 ofmt->output(data->segment, data->data, data->type,
390 data->size, data->tsegment, data->twrt);
391 data->insoffs += amax;
392 data->offset += amax;
393 data->size = size = asize - amax;
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800394 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700395 data->data = zero_buffer;
396 data->type = OUT_RAWDATA;
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800397 }
398
H. Peter Anvina77692b2016-09-20 14:04:33 -0700399 /* Hack until backend change */
400 switch (data->type) {
401 case OUT_RELADDR:
402 switch (data->size) {
403 case 1:
404 data->type = OUT_REL1ADR;
405 break;
406 case 2:
407 data->type = OUT_REL2ADR;
408 break;
409 case 4:
410 data->type = OUT_REL4ADR;
411 break;
412 case 8:
413 data->type = OUT_REL8ADR;
414 break;
415 default:
416 panic();
417 break;
418 }
419
420 xdata.q = data->toffset;
421 data->data = xdata.b;
422 data->size = data->inslen - data->insoffs;
423 break;
424
425 case OUT_SEGMENT:
426 data->type = OUT_ADDRESS;
427 /* fall through */
428
429 case OUT_ADDRESS:
430 xdata.q = data->toffset;
431 data->data = xdata.b;
432 data->size = (data->sign == OUT_SIGNED) ? -data->size : data->size;
433 break;
434
435 case OUT_RAWDATA:
436 case OUT_RESERVE:
437 data->tsegment = data->twrt = NO_SEG;
438 break;
439
440 default:
441 panic();
442 break;
443 }
444
445 ofmt->output(data->segment, data->data, data->type,
446 data->size, data->tsegment, data->twrt);
447 data->offset += size;
448 data->insoffs += size;
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000449}
450
H. Peter Anvina77692b2016-09-20 14:04:33 -0700451static inline void out_rawdata(struct out_data *data, const void *rawdata,
452 size_t size)
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +0400453{
H. Peter Anvina77692b2016-09-20 14:04:33 -0700454 data->type = OUT_RAWDATA;
455 data->data = rawdata;
456 data->size = size;
457 out(data);
458}
459
460static void out_rawbyte(struct out_data *data, uint8_t byte)
461{
462 data->type = OUT_RAWDATA;
463 data->data = &byte;
464 data->size = 1;
465 out(data);
466}
467
468static inline void out_reserve(struct out_data *data, uint64_t size)
469{
470 data->type = OUT_RESERVE;
471 data->size = size;
472 out(data);
473}
474
475static inline void out_imm(struct out_data *data, struct operand *opx,
476 int size, enum out_sign sign)
477{
478 data->type = OUT_ADDRESS;
479 data->sign = sign;
480 data->size = size;
481 data->toffset = opx->offset;
482 data->tsegment = opx->segment;
483 data->twrt = opx->wrt;
484 out(data);
485}
486
487static inline void out_reladdr(struct out_data *data, struct operand *opx,
488 int size)
489{
490 data->type = OUT_RELADDR;
491 data->sign = OUT_SIGNED;
492 data->size = size;
493 data->toffset = opx->offset;
494 data->tsegment = opx->segment;
495 data->twrt = opx->wrt;
496 out(data);
497}
498
499static inline void out_segment(struct out_data *data, struct operand *opx)
500{
501 data->type = OUT_SEGMENT;
502 data->sign = OUT_UNSIGNED;
503 data->size = 2;
504 data->toffset = opx->offset;
505 data->tsegment = ofmt->segbase(opx->segment + 1);
506 data->twrt = opx->wrt;
507 out(data);
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +0400508}
509
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700510static bool jmp_match(int32_t segment, int64_t offset, int bits,
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800511 insn * ins, const struct itemplate *temp)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000512{
Charles Crayne5fbbc8c2007-11-07 19:03:46 -0800513 int64_t isize;
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800514 const uint8_t *code = temp->code;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000515 uint8_t c = code[0];
Jin Kyu Song305f3ce2013-11-21 19:40:42 -0800516 bool is_byte;
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000517
H. Peter Anvin755f5212012-02-25 11:41:34 -0800518 if (((c & ~1) != 0370) || (ins->oprs[0].type & STRICT))
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700519 return false;
520 if (!optimizing)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400521 return false;
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700522 if (optimizing < 0 && c == 0371)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400523 return false;
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700524
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800525 isize = calcsize(segment, offset, bits, ins, temp);
Victor van den Elzenccafc3c2009-02-23 04:35:00 +0100526
Victor van den Elzen154e5922009-02-25 17:32:00 +0100527 if (ins->oprs[0].opflags & OPFLAG_UNKNOWN)
Victor van den Elzenccafc3c2009-02-23 04:35:00 +0100528 /* Be optimistic in pass 1 */
529 return true;
530
H. Peter Anvine2c80182005-01-15 22:15:51 +0000531 if (ins->oprs[0].segment != segment)
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700532 return false;
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000533
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700534 isize = ins->oprs[0].offset - offset - isize; /* isize is delta */
Jin Kyu Song305f3ce2013-11-21 19:40:42 -0800535 is_byte = (isize >= -128 && isize <= 127); /* is it byte size? */
536
537 if (is_byte && c == 0371 && ins->prefixes[PPS_REP] == P_BND) {
538 /* jmp short (opcode eb) cannot be used with bnd prefix. */
539 ins->prefixes[PPS_REP] = P_none;
H. Peter Anvin215186f2016-02-17 20:27:41 -0800540 nasm_error(ERR_WARNING | ERR_WARN_BND | ERR_PASS2 ,
Jin Kyu Songbb8cf3f2013-11-29 00:38:29 -0800541 "jmp short does not init bnd regs - bnd prefix dropped.");
Jin Kyu Song305f3ce2013-11-21 19:40:42 -0800542 }
543
544 return is_byte;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000545}
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000546
H. Peter Anvina77692b2016-09-20 14:04:33 -0700547int64_t assemble(int32_t segment, int64_t start, int bits, iflag_t cp,
H. Peter Anvin215186f2016-02-17 20:27:41 -0800548 insn * instruction)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000549{
H. Peter Anvina77692b2016-09-20 14:04:33 -0700550 struct out_data data;
H. Peter Anvin3360d792007-09-11 04:16:57 +0000551 const struct itemplate *temp;
H. Peter Anvin23595f52009-07-25 17:44:25 -0700552 enum match_result m;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000553 int32_t itimes;
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300554 int64_t wsize; /* size for DB etc. */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000555
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000556 cpu = cp;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000557
H. Peter Anvina77692b2016-09-20 14:04:33 -0700558 data.offset = start;
559 data.segment = segment;
560 data.itemp = NULL;
561 data.sign = OUT_WRAP;
562 data.bits = bits;
563
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300564 wsize = idata_bytes(instruction->opcode);
565 if (wsize == -1)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000566 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000567
H. Peter Anvineba20a72002-04-30 20:53:55 +0000568 if (wsize) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000569 extop *e;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000570 int32_t t = instruction->times;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000571 if (t < 0)
H. Peter Anvin215186f2016-02-17 20:27:41 -0800572 nasm_panic(0, "instruction->times < 0 (%"PRId32") in assemble()", t);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000573
H. Peter Anvine2c80182005-01-15 22:15:51 +0000574 while (t--) { /* repeat TIMES times */
Cyrill Gorcunova92a3a52009-07-27 22:33:59 +0400575 list_for_each(e, instruction->eops) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000576 if (e->type == EOT_DB_NUMBER) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400577 if (wsize > 8) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800578 nasm_error(ERR_NONFATAL,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400579 "integer supplied to a DT, DO or DY"
Keith Kanios61ff53c2007-04-14 18:54:52 +0000580 " instruction");
H. Peter Anvin55ae1202010-05-06 15:25:43 -0700581 } else {
H. Peter Anvina77692b2016-09-20 14:04:33 -0700582 data.insoffs = 0;
583 data.type = OUT_ADDRESS;
584 data.inslen = data.size = wsize;
585 data.toffset = e->offset;
586 data.tsegment = e->segment;
587 data.twrt = e->wrt;
588 out(&data);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400589 }
H. Peter Anvin518df302008-06-14 16:53:48 -0700590 } else if (e->type == EOT_DB_STRING ||
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400591 e->type == EOT_DB_STRING_FREE) {
H. Peter Anvina77692b2016-09-20 14:04:33 -0700592 int align = e->stringlen % wsize;
593 if (align)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000594 align = wsize - align;
H. Peter Anvina77692b2016-09-20 14:04:33 -0700595
596 data.insoffs = 0;
597 data.inslen = e->stringlen + align;
598
599 out_rawdata(&data, e->stringval, e->stringlen);
600 out_rawdata(&data, zero_buffer, align);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000601 }
602 }
603 if (t > 0 && t == instruction->times - 1) {
H. Peter Anvina77692b2016-09-20 14:04:33 -0700604 lfmt->set_offset(data.offset);
H. Peter Anvin172b8402016-02-18 01:16:18 -0800605 lfmt->uplevel(LIST_TIMES);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000606 }
607 }
608 if (instruction->times > 1)
H. Peter Anvin172b8402016-02-18 01:16:18 -0800609 lfmt->downlevel(LIST_TIMES);
H. Peter Anvina77692b2016-09-20 14:04:33 -0700610 } else if (instruction->opcode == I_INCBIN) {
H. Peter Anvin518df302008-06-14 16:53:48 -0700611 const char *fname = instruction->eops->stringval;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000612 FILE *fp;
H. Peter Anvina77692b2016-09-20 14:04:33 -0700613 static char buf[BUFSIZ];
614 size_t t = instruction->times;
615 off_t base = 0;
616 off_t len;
H. Peter Anvind81a2352016-09-21 14:03:18 -0700617 const void *map = NULL;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000618
H. Peter Anvind81a2352016-09-21 14:03:18 -0700619 fp = nasm_open_read(fname, NF_BINARY|NF_FORMAP);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400620 if (!fp) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800621 nasm_error(ERR_NONFATAL, "`incbin': unable to open file `%s'",
H. Peter Anvine2c80182005-01-15 22:15:51 +0000622 fname);
H. Peter Anvina77692b2016-09-20 14:04:33 -0700623 goto done;
624 }
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000625
H. Peter Anvind81a2352016-09-21 14:03:18 -0700626 len = nasm_file_size(fp);
627
628 if (len == (off_t)-1) {
629 nasm_error(ERR_NONFATAL, "`incbin': unable to get length of file `%s'",
H. Peter Anvina77692b2016-09-20 14:04:33 -0700630 fname);
631 goto close_done;
632 }
633
H. Peter Anvina77692b2016-09-20 14:04:33 -0700634 if (instruction->eops->next) {
635 base = instruction->eops->next->offset;
636 if (base >= len) {
637 len = 0;
638 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000639 len -= base;
640 if (instruction->eops->next->next &&
H. Peter Anvina77692b2016-09-20 14:04:33 -0700641 len > (off_t)instruction->eops->next->next->offset)
642 len = (off_t)instruction->eops->next->next->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000643 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000644 }
H. Peter Anvind81a2352016-09-21 14:03:18 -0700645
H. Peter Anvina77692b2016-09-20 14:04:33 -0700646 lfmt->set_offset(data.offset);
647 lfmt->uplevel(LIST_INCBIN);
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000648
H. Peter Anvind81a2352016-09-21 14:03:18 -0700649 if (!len)
650 goto end_incbin;
651
652 /* Try to map file data */
653 map = nasm_map_file(fp, base, len);
654
655 while (t--) {
H. Peter Anvina77692b2016-09-20 14:04:33 -0700656 data.insoffs = 0;
657 data.inslen = len;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700658
H. Peter Anvind81a2352016-09-21 14:03:18 -0700659 if (map) {
660 out_rawdata(&data, map, len);
661 } else {
662 off_t l = len;
663
664 if (fseeko(fp, base, SEEK_SET) < 0 || ferror(fp)) {
H. Peter Anvina77692b2016-09-20 14:04:33 -0700665 nasm_error(ERR_NONFATAL,
H. Peter Anvind81a2352016-09-21 14:03:18 -0700666 "`incbin': unable to seek on file `%s'",
667 fname);
H. Peter Anvina77692b2016-09-20 14:04:33 -0700668 goto end_incbin;
669 }
H. Peter Anvind81a2352016-09-21 14:03:18 -0700670 while (l > 0) {
671 size_t m = l < (off_t)sizeof(buf) ? (size_t)l : sizeof(buf);
672 m = fread(buf, 1, m, fp);
673 if (!m || feof(fp)) {
674 /*
675 * This shouldn't happen unless the file
676 * actually changes while we are reading
677 * it.
678 */
679 nasm_error(ERR_NONFATAL,
680 "`incbin': unexpected EOF while"
681 " reading file `%s'", fname);
682 goto end_incbin;
683 }
684 out_rawdata(&data, buf, m);
685 l -= m;
686 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700687 }
688 }
689 end_incbin:
690 lfmt->downlevel(LIST_INCBIN);
691 if (instruction->times > 1) {
692 lfmt->set_offset(data.offset);
693 lfmt->uplevel(LIST_TIMES);
694 lfmt->downlevel(LIST_TIMES);
695 }
696 if (ferror(fp)) {
697 nasm_error(ERR_NONFATAL,
698 "`incbin': error while"
699 " reading file `%s'", fname);
700 }
701 close_done:
H. Peter Anvind81a2352016-09-21 14:03:18 -0700702 if (map)
703 nasm_unmap_file(map, len);
H. Peter Anvina77692b2016-09-20 14:04:33 -0700704 fclose(fp);
705 done:
706 ;
707 } else {
708 /* "Real" instruction */
709
710 /* Check to see if we need an address-size prefix */
711 add_asp(instruction, bits);
712
713 m = find_match(&temp, instruction, data.segment, data.offset, bits);
714
715 if (m == MOK_GOOD) {
716 /* Matches! */
717 int64_t insn_size = calcsize(data.segment, data.offset,
718 bits, instruction, temp);
719 itimes = instruction->times;
720 if (insn_size < 0) /* shouldn't be, on pass two */
721 nasm_panic(0, "errors made it through from pass one");
722
723 data.itemp = temp;
724 data.bits = bits;
725
726 while (itimes--) {
727 data.insoffs = 0;
728 data.inslen = insn_size;
729
730 gencode(&data, instruction);
731 nasm_assert(data.insoffs == insn_size);
732
733 if (itimes > 0 && itimes == instruction->times - 1) {
734 lfmt->set_offset(data.offset);
H. Peter Anvin172b8402016-02-18 01:16:18 -0800735 lfmt->uplevel(LIST_TIMES);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400736 }
737 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700738 if (instruction->times > 1)
739 lfmt->downlevel(LIST_TIMES);
740 } else {
741 /* No match */
742 switch (m) {
743 case MERR_OPSIZEMISSING:
744 nasm_error(ERR_NONFATAL, "operation size not specified");
745 break;
746 case MERR_OPSIZEMISMATCH:
747 nasm_error(ERR_NONFATAL, "mismatch in operand sizes");
748 break;
749 case MERR_BRNUMMISMATCH:
750 nasm_error(ERR_NONFATAL,
751 "mismatch in the number of broadcasting elements");
752 break;
753 case MERR_BADCPU:
754 nasm_error(ERR_NONFATAL, "no instruction for this cpu level");
755 break;
756 case MERR_BADMODE:
757 nasm_error(ERR_NONFATAL, "instruction not supported in %d-bit mode",
758 bits);
759 break;
760 case MERR_ENCMISMATCH:
761 nasm_error(ERR_NONFATAL, "specific encoding scheme not available");
762 break;
763 case MERR_BADBND:
764 nasm_error(ERR_NONFATAL, "bnd prefix is not allowed");
765 break;
766 case MERR_BADREPNE:
767 nasm_error(ERR_NONFATAL, "%s prefix is not allowed",
768 (has_prefix(instruction, PPS_REP, P_REPNE) ?
769 "repne" : "repnz"));
770 break;
771 default:
772 nasm_error(ERR_NONFATAL,
773 "invalid combination of opcode and operands");
774 break;
775 }
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400776 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000777 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700778 return data.offset - start;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000779}
780
Cyrill Gorcunov08359152013-11-09 22:16:11 +0400781int64_t insn_size(int32_t segment, int64_t offset, int bits, iflag_t cp,
H. Peter Anvin215186f2016-02-17 20:27:41 -0800782 insn * instruction)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000783{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000784 const struct itemplate *temp;
H. Peter Anvin23595f52009-07-25 17:44:25 -0700785 enum match_result m;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000786
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000787 cpu = cp;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000788
Cyrill Gorcunov37575242009-08-16 12:00:01 +0400789 if (instruction->opcode == I_none)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000790 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000791
H. Peter Anvincfbe7c32007-09-18 17:49:09 -0700792 if (instruction->opcode == I_DB || instruction->opcode == I_DW ||
793 instruction->opcode == I_DD || instruction->opcode == I_DQ ||
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400794 instruction->opcode == I_DT || instruction->opcode == I_DO ||
795 instruction->opcode == I_DY) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000796 extop *e;
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300797 int32_t isize, osize, wsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000798
H. Peter Anvine2c80182005-01-15 22:15:51 +0000799 isize = 0;
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300800 wsize = idata_bytes(instruction->opcode);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000801
Cyrill Gorcunova92a3a52009-07-27 22:33:59 +0400802 list_for_each(e, instruction->eops) {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000803 int32_t align;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000804
H. Peter Anvine2c80182005-01-15 22:15:51 +0000805 osize = 0;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400806 if (e->type == EOT_DB_NUMBER) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000807 osize = 1;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400808 warn_overflow_const(e->offset, wsize);
809 } else if (e->type == EOT_DB_STRING ||
810 e->type == EOT_DB_STRING_FREE)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000811 osize = e->stringlen;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000812
H. Peter Anvine2c80182005-01-15 22:15:51 +0000813 align = (-osize) % wsize;
814 if (align < 0)
815 align += wsize;
816 isize += osize + align;
817 }
H. Peter Anvina77692b2016-09-20 14:04:33 -0700818 return isize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000819 }
820
H. Peter Anvine2c80182005-01-15 22:15:51 +0000821 if (instruction->opcode == I_INCBIN) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400822 const char *fname = instruction->eops->stringval;
H. Peter Anvina77692b2016-09-20 14:04:33 -0700823 off_t len;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000824
H. Peter Anvind81a2352016-09-21 14:03:18 -0700825 len = nasm_file_size_by_path(fname);
826 if (len == (off_t)-1) {
827 nasm_error(ERR_NONFATAL, "`incbin': unable to get length of file `%s'",
828 fname);
829 return 0;
830 }
831
832 if (instruction->eops->next) {
833 if (len <= (off_t)instruction->eops->next->offset) {
834 len = 0;
835 } else {
836 len -= instruction->eops->next->offset;
837 if (instruction->eops->next->next &&
838 len > (off_t)instruction->eops->next->next->offset) {
839 len = (off_t)instruction->eops->next->next->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000840 }
841 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000842 }
H. Peter Anvind81a2352016-09-21 14:03:18 -0700843
844 return len;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000845 }
846
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700847 /* Check to see if we need an address-size prefix */
848 add_asp(instruction, bits);
849
H. Peter Anvin23595f52009-07-25 17:44:25 -0700850 m = find_match(&temp, instruction, segment, offset, bits);
851 if (m == MOK_GOOD) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400852 /* we've matched an instruction. */
H. Peter Anvina77692b2016-09-20 14:04:33 -0700853 return calcsize(segment, offset, bits, instruction, temp);
H. Peter Anvin23595f52009-07-25 17:44:25 -0700854 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400855 return -1; /* didn't match any instruction */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000856 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000857}
858
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800859static void bad_hle_warn(const insn * ins, uint8_t hleok)
860{
861 enum prefixes rep_pfx = ins->prefixes[PPS_REP];
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800862 enum whatwarn { w_none, w_lock, w_inval } ww;
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800863 static const enum whatwarn warn[2][4] =
864 {
865 { w_inval, w_inval, w_none, w_lock }, /* XACQUIRE */
866 { w_inval, w_none, w_none, w_lock }, /* XRELEASE */
867 };
868 unsigned int n;
869
870 n = (unsigned int)rep_pfx - P_XACQUIRE;
871 if (n > 1)
872 return; /* Not XACQUIRE/XRELEASE */
873
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800874 ww = warn[n][hleok];
875 if (!is_class(MEMORY, ins->oprs[0].type))
876 ww = w_inval; /* HLE requires operand 0 to be memory */
877
878 switch (ww) {
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800879 case w_none:
880 break;
881
882 case w_lock:
883 if (ins->prefixes[PPS_LOCK] != P_LOCK) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800884 nasm_error(ERR_WARNING | ERR_WARN_HLE | ERR_PASS2,
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800885 "%s with this instruction requires lock",
886 prefix_name(rep_pfx));
887 }
888 break;
889
890 case w_inval:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800891 nasm_error(ERR_WARNING | ERR_WARN_HLE | ERR_PASS2,
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800892 "%s invalid with this instruction",
893 prefix_name(rep_pfx));
894 break;
895 }
896}
897
H. Peter Anvin507ae032008-10-09 15:37:10 -0700898/* Common construct */
Cyrill Gorcunov62576a02012-12-02 02:47:16 +0400899#define case3(x) case (x): case (x)+1: case (x)+2
900#define case4(x) case3(x): case (x)+3
H. Peter Anvin507ae032008-10-09 15:37:10 -0700901
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800902static int64_t calcsize(int32_t segment, int64_t offset, int bits,
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800903 insn * ins, const struct itemplate *temp)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000904{
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800905 const uint8_t *codes = temp->code;
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800906 int64_t length = 0;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000907 uint8_t c;
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000908 int rex_mask = ~0;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700909 int op1, op2;
H. Peter Anvin839eca22007-10-29 23:12:47 -0700910 struct operand *opx;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700911 uint8_t opex = 0;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700912 enum ea_type eat;
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800913 uint8_t hleok = 0;
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800914 bool lockcheck = true;
Jin Kyu Song164d6072013-10-15 19:10:13 -0700915 enum reg_enum mib_index = R_none; /* For a separate index MIB reg form */
H. Peter Anvineba20a72002-04-30 20:53:55 +0000916
H. Peter Anvine3917fc2007-11-01 14:53:32 -0700917 ins->rex = 0; /* Ensure REX is reset */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700918 eat = EA_SCALAR; /* Expect a scalar EA */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700919 memset(ins->evex_p, 0, 3); /* Ensure EVEX is reset */
H. Peter Anvine3917fc2007-11-01 14:53:32 -0700920
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700921 if (ins->prefixes[PPS_OSIZE] == P_O64)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400922 ins->rex |= REX_W;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700923
H. Peter Anvine2c80182005-01-15 22:15:51 +0000924 (void)segment; /* Don't warn that this parameter is unused */
925 (void)offset; /* Don't warn that this parameter is unused */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000926
H. Peter Anvin839eca22007-10-29 23:12:47 -0700927 while (*codes) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400928 c = *codes++;
929 op1 = (c & 3) + ((opex & 1) << 2);
930 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
931 opx = &ins->oprs[op1];
932 opex = 0; /* For the next iteration */
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700933
H. Peter Anvin839eca22007-10-29 23:12:47 -0700934 switch (c) {
Cyrill Gorcunov59df4212012-12-02 02:51:18 +0400935 case4(01):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000936 codes += c, length += c;
937 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700938
Cyrill Gorcunov59df4212012-12-02 02:51:18 +0400939 case3(05):
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400940 opex = c;
941 break;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700942
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400943 case4(010):
944 ins->rex |=
945 op_rexflags(opx, REX_B|REX_H|REX_P|REX_W);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000946 codes++, length++;
947 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700948
Jin Kyu Song164d6072013-10-15 19:10:13 -0700949 case4(014):
950 /* this is an index reg of MIB operand */
951 mib_index = opx->basereg;
952 break;
953
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400954 case4(020):
955 case4(024):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000956 length++;
957 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700958
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400959 case4(030):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000960 length += 2;
961 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700962
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400963 case4(034):
H. Peter Anvin839eca22007-10-29 23:12:47 -0700964 if (opx->type & (BITS16 | BITS32 | BITS64))
965 length += (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000966 else
967 length += (bits == 16) ? 2 : 4;
968 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700969
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400970 case4(040):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000971 length += 4;
972 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700973
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400974 case4(044):
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700975 length += ins->addr_size >> 3;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000976 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700977
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400978 case4(050):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000979 length++;
980 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700981
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400982 case4(054):
Keith Kaniosb7a89542007-04-12 02:40:54 +0000983 length += 8; /* MOV reg64/imm */
984 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700985
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400986 case4(060):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000987 length += 2;
988 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700989
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400990 case4(064):
H. Peter Anvin839eca22007-10-29 23:12:47 -0700991 if (opx->type & (BITS16 | BITS32 | BITS64))
992 length += (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000993 else
994 length += (bits == 16) ? 2 : 4;
995 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700996
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400997 case4(070):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000998 length += 4;
999 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001000
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001001 case4(074):
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001002 length += 2;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001003 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001004
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001005 case 0172:
1006 case 0173:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001007 codes++;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001008 length++;
1009 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001010
H. Peter Anvincffe61e2011-07-07 17:21:24 -07001011 case4(0174):
1012 length++;
1013 break;
1014
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001015 case4(0240):
1016 ins->rex |= REX_EV;
1017 ins->vexreg = regval(opx);
1018 ins->evex_p[2] |= op_evexflags(opx, EVEX_P2VP, 2); /* High-16 NDS */
1019 ins->vex_cm = *codes++;
1020 ins->vex_wlp = *codes++;
1021 ins->evex_tuple = (*codes++ - 0300);
1022 break;
1023
1024 case 0250:
1025 ins->rex |= REX_EV;
1026 ins->vexreg = 0;
1027 ins->vex_cm = *codes++;
1028 ins->vex_wlp = *codes++;
1029 ins->evex_tuple = (*codes++ - 0300);
1030 break;
1031
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001032 case4(0254):
1033 length += 4;
1034 break;
1035
1036 case4(0260):
1037 ins->rex |= REX_V;
H. Peter Anvinfc561202011-07-07 16:58:22 -07001038 ins->vexreg = regval(opx);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001039 ins->vex_cm = *codes++;
1040 ins->vex_wlp = *codes++;
1041 break;
1042
1043 case 0270:
1044 ins->rex |= REX_V;
H. Peter Anvinfc561202011-07-07 16:58:22 -07001045 ins->vexreg = 0;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001046 ins->vex_cm = *codes++;
1047 ins->vex_wlp = *codes++;
1048 break;
1049
Cyrill Gorcunov59df4212012-12-02 02:51:18 +04001050 case3(0271):
H. Peter Anvin574784d2012-02-25 22:33:46 -08001051 hleok = c & 3;
1052 break;
1053
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001054 case4(0274):
1055 length++;
1056 break;
1057
1058 case4(0300):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001059 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001060
H. Peter Anvine2c80182005-01-15 22:15:51 +00001061 case 0310:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001062 if (bits == 64)
1063 return -1;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001064 length += (bits != 16) && !has_prefix(ins, PPS_ASIZE, P_A16);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001065 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001066
H. Peter Anvine2c80182005-01-15 22:15:51 +00001067 case 0311:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001068 length += (bits != 32) && !has_prefix(ins, PPS_ASIZE, P_A32);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001069 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001070
H. Peter Anvine2c80182005-01-15 22:15:51 +00001071 case 0312:
H. Peter Anvin70653092007-10-19 14:42:29 -07001072 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001073
Keith Kaniosb7a89542007-04-12 02:40:54 +00001074 case 0313:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001075 if (bits != 64 || has_prefix(ins, PPS_ASIZE, P_A16) ||
1076 has_prefix(ins, PPS_ASIZE, P_A32))
1077 return -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001078 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001079
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001080 case4(0314):
1081 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001082
H. Peter Anvine2c80182005-01-15 22:15:51 +00001083 case 0320:
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001084 {
1085 enum prefixes pfx = ins->prefixes[PPS_OSIZE];
1086 if (pfx == P_O16)
1087 break;
1088 if (pfx != P_none)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001089 nasm_error(ERR_WARNING | ERR_PASS2, "invalid operand size prefix");
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001090 else
1091 ins->prefixes[PPS_OSIZE] = P_O16;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001092 break;
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001093 }
H. Peter Anvin507ae032008-10-09 15:37:10 -07001094
H. Peter Anvine2c80182005-01-15 22:15:51 +00001095 case 0321:
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001096 {
1097 enum prefixes pfx = ins->prefixes[PPS_OSIZE];
1098 if (pfx == P_O32)
1099 break;
1100 if (pfx != P_none)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001101 nasm_error(ERR_WARNING | ERR_PASS2, "invalid operand size prefix");
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001102 else
1103 ins->prefixes[PPS_OSIZE] = P_O32;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001104 break;
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001105 }
H. Peter Anvin507ae032008-10-09 15:37:10 -07001106
H. Peter Anvine2c80182005-01-15 22:15:51 +00001107 case 0322:
1108 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001109
Keith Kaniosb7a89542007-04-12 02:40:54 +00001110 case 0323:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001111 rex_mask &= ~REX_W;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001112 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001113
Keith Kaniosb7a89542007-04-12 02:40:54 +00001114 case 0324:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001115 ins->rex |= REX_W;
H. Peter Anvin8d7316a2007-04-18 02:27:18 +00001116 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001117
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001118 case 0325:
1119 ins->rex |= REX_NH;
1120 break;
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001121
Ben Rudiak-Gouldd7ab1f92013-02-20 23:25:54 +04001122 case 0326:
1123 break;
1124
H. Peter Anvine2c80182005-01-15 22:15:51 +00001125 case 0330:
1126 codes++, length++;
1127 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001128
H. Peter Anvine2c80182005-01-15 22:15:51 +00001129 case 0331:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001130 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001131
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001132 case 0332:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001133 case 0333:
1134 length++;
1135 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001136
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001137 case 0334:
1138 ins->rex |= REX_L;
1139 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001140
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001141 case 0335:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001142 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001143
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001144 case 0336:
H. Peter Anvin10da41e2012-02-24 20:57:04 -08001145 if (!ins->prefixes[PPS_REP])
1146 ins->prefixes[PPS_REP] = P_REP;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001147 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001148
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001149 case 0337:
H. Peter Anvin10da41e2012-02-24 20:57:04 -08001150 if (!ins->prefixes[PPS_REP])
1151 ins->prefixes[PPS_REP] = P_REPNE;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001152 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001153
H. Peter Anvine2c80182005-01-15 22:15:51 +00001154 case 0340:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001155 if (ins->oprs[0].segment != NO_SEG)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001156 nasm_error(ERR_NONFATAL, "attempt to reserve non-constant"
H. Peter Anvine2c80182005-01-15 22:15:51 +00001157 " quantity of BSS space");
1158 else
H. Peter Anvin428fd672007-11-15 10:25:52 -08001159 length += ins->oprs[0].offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001160 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001161
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001162 case 0341:
1163 if (!ins->prefixes[PPS_WAIT])
1164 ins->prefixes[PPS_WAIT] = P_WAIT;
1165 break;
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001166
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001167 case 0360:
1168 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001169
Ben Rudiak-Gould94ba02f2013-03-10 21:46:12 +04001170 case 0361:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001171 length++;
1172 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001173
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001174 case 0364:
1175 case 0365:
1176 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001177
Keith Kanios48af1772007-08-17 07:37:52 +00001178 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001179 case 0367:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001180 length++;
1181 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001182
Jin Kyu Songb4e1ae12013-11-08 13:31:58 -08001183 case 0370:
1184 case 0371:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001185 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001186
H. Peter Anvine2c80182005-01-15 22:15:51 +00001187 case 0373:
1188 length++;
1189 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001190
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07001191 case 0374:
1192 eat = EA_XMMVSIB;
1193 break;
1194
1195 case 0375:
1196 eat = EA_YMMVSIB;
1197 break;
1198
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001199 case 0376:
1200 eat = EA_ZMMVSIB;
1201 break;
1202
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001203 case4(0100):
1204 case4(0110):
1205 case4(0120):
1206 case4(0130):
1207 case4(0200):
1208 case4(0204):
1209 case4(0210):
1210 case4(0214):
1211 case4(0220):
1212 case4(0224):
1213 case4(0230):
1214 case4(0234):
1215 {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001216 ea ea_data;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001217 int rfield;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001218 opflags_t rflags;
1219 struct operand *opy = &ins->oprs[op2];
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07001220 struct operand *op_er_sae;
H. Peter Anvinae64c9d2008-10-25 00:41:00 -07001221
Keith Kaniosb7a89542007-04-12 02:40:54 +00001222 ea_data.rex = 0; /* Ensure ea.REX is initially 0 */
H. Peter Anvin70653092007-10-19 14:42:29 -07001223
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001224 if (c <= 0177) {
1225 /* pick rfield from operand b (opx) */
1226 rflags = regflag(opx);
1227 rfield = nasm_regvals[opx->basereg];
1228 } else {
1229 rflags = 0;
1230 rfield = c & 7;
1231 }
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001232
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07001233 /* EVEX.b1 : evex_brerop contains the operand position */
1234 op_er_sae = (ins->evex_brerop >= 0 ?
1235 &ins->oprs[ins->evex_brerop] : NULL);
1236
Jin Kyu Songc47ef942013-08-30 18:10:35 -07001237 if (op_er_sae && (op_er_sae->decoflags & (ER | SAE))) {
1238 /* set EVEX.b */
1239 ins->evex_p[2] |= EVEX_P2B;
1240 if (op_er_sae->decoflags & ER) {
1241 /* set EVEX.RC (rounding control) */
1242 ins->evex_p[2] |= ((ins->evex_rm - BRC_RN) << 5)
1243 & EVEX_P2RC;
1244 }
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001245 } else {
1246 /* set EVEX.L'L (vector length) */
1247 ins->evex_p[2] |= ((ins->vex_wlp << (5 - 2)) & EVEX_P2LL);
Jin Kyu Song5f3bfee2013-11-20 15:32:52 -08001248 ins->evex_p[1] |= ((ins->vex_wlp << (7 - 4)) & EVEX_P1W);
Jin Kyu Songc47ef942013-08-30 18:10:35 -07001249 if (opy->decoflags & BRDCAST_MASK) {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001250 /* set EVEX.b */
1251 ins->evex_p[2] |= EVEX_P2B;
1252 }
1253 }
1254
Jin Kyu Song4360ba22013-12-10 16:24:45 -08001255 if (itemp_has(temp, IF_MIB)) {
1256 opy->eaflags |= EAF_MIB;
1257 /*
1258 * if a separate form of MIB (ICC style) is used,
1259 * the index reg info is merged into mem operand
1260 */
1261 if (mib_index != R_none) {
1262 opy->indexreg = mib_index;
1263 opy->scale = 1;
1264 opy->hintbase = mib_index;
1265 opy->hinttype = EAH_NOTBASE;
1266 }
Jin Kyu Song3b653232013-11-08 11:41:12 -08001267 }
1268
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001269 if (process_ea(opy, &ea_data, bits,
1270 rfield, rflags, ins) != eat) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001271 nasm_error(ERR_NONFATAL, "invalid effective address");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001272 return -1;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001273 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001274 ins->rex |= ea_data.rex;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001275 length += ea_data.size;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001276 }
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001277 }
1278 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001279
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001280 default:
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001281 nasm_panic(0, "internal instruction table corrupt"
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001282 ": instruction code \\%o (0x%02X) given", c, c);
1283 break;
1284 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001285 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001286
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001287 ins->rex &= rex_mask;
H. Peter Anvin70653092007-10-19 14:42:29 -07001288
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001289 if (ins->rex & REX_NH) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001290 if (ins->rex & REX_H) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001291 nasm_error(ERR_NONFATAL, "instruction cannot use high registers");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001292 return -1;
1293 }
1294 ins->rex &= ~REX_P; /* Don't force REX prefix due to high reg */
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001295 }
1296
H. Peter Anvin621a69a2013-11-28 12:11:24 -08001297 switch (ins->prefixes[PPS_VEX]) {
1298 case P_EVEX:
1299 if (!(ins->rex & REX_EV))
1300 return -1;
1301 break;
1302 case P_VEX3:
1303 case P_VEX2:
1304 if (!(ins->rex & REX_V))
1305 return -1;
1306 break;
1307 default:
1308 break;
1309 }
1310
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001311 if (ins->rex & (REX_V | REX_EV)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001312 int bad32 = REX_R|REX_W|REX_X|REX_B;
H. Peter Anvind85d2502008-05-04 17:53:31 -07001313
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001314 if (ins->rex & REX_H) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001315 nasm_error(ERR_NONFATAL, "cannot use high register in AVX instruction");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001316 return -1;
1317 }
H. Peter Anvin421059c2010-08-16 14:56:33 -07001318 switch (ins->vex_wlp & 060) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001319 case 000:
H. Peter Anvin229fa6c2010-08-16 15:21:48 -07001320 case 040:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001321 ins->rex &= ~REX_W;
1322 break;
H. Peter Anvin229fa6c2010-08-16 15:21:48 -07001323 case 020:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001324 ins->rex |= REX_W;
1325 bad32 &= ~REX_W;
1326 break;
H. Peter Anvin421059c2010-08-16 14:56:33 -07001327 case 060:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001328 /* Follow REX_W */
1329 break;
1330 }
H. Peter Anvind85d2502008-05-04 17:53:31 -07001331
H. Peter Anvinfc561202011-07-07 16:58:22 -07001332 if (bits != 64 && ((ins->rex & bad32) || ins->vexreg > 7)) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001333 nasm_error(ERR_NONFATAL, "invalid operands in non-64-bit mode");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001334 return -1;
Jin Kyu Song66c61922013-08-26 20:28:43 -07001335 } else if (!(ins->rex & REX_EV) &&
1336 ((ins->vexreg > 15) || (ins->evex_p[0] & 0xf0))) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001337 nasm_error(ERR_NONFATAL, "invalid high-16 register in non-AVX-512");
Jin Kyu Song66c61922013-08-26 20:28:43 -07001338 return -1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001339 }
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001340 if (ins->rex & REX_EV)
1341 length += 4;
H. Peter Anvin621a69a2013-11-28 12:11:24 -08001342 else if (ins->vex_cm != 1 || (ins->rex & (REX_W|REX_X|REX_B)) ||
1343 ins->prefixes[PPS_VEX] == P_VEX3)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001344 length += 3;
1345 else
1346 length += 2;
Cyrill Gorcunov5b144752014-05-06 01:50:22 +04001347 } else if (ins->rex & REX_MASK) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001348 if (ins->rex & REX_H) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001349 nasm_error(ERR_NONFATAL, "cannot use high register in rex instruction");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001350 return -1;
1351 } else if (bits == 64) {
1352 length++;
1353 } else if ((ins->rex & REX_L) &&
1354 !(ins->rex & (REX_P|REX_W|REX_X|REX_B)) &&
Cyrill Gorcunov08359152013-11-09 22:16:11 +04001355 iflag_ffs(&cpu) >= IF_X86_64) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001356 /* LOCK-as-REX.R */
H. Peter Anvin10da41e2012-02-24 20:57:04 -08001357 assert_no_prefix(ins, PPS_LOCK);
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001358 lockcheck = false; /* Already errored, no need for warning */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001359 length++;
1360 } else {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001361 nasm_error(ERR_NONFATAL, "invalid operands in non-64-bit mode");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001362 return -1;
1363 }
Keith Kaniosb7a89542007-04-12 02:40:54 +00001364 }
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001365
1366 if (has_prefix(ins, PPS_LOCK, P_LOCK) && lockcheck &&
Cyrill Gorcunov08359152013-11-09 22:16:11 +04001367 (!itemp_has(temp,IF_LOCK) || !is_class(MEMORY, ins->oprs[0].type))) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001368 nasm_error(ERR_WARNING | ERR_WARN_LOCK | ERR_PASS2 ,
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001369 "instruction is not lockable");
1370 }
1371
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -08001372 bad_hle_warn(ins, hleok);
Keith Kaniosb7a89542007-04-12 02:40:54 +00001373
Jin Kyu Songb287ff02013-12-04 20:05:55 -08001374 /*
1375 * when BND prefix is set by DEFAULT directive,
1376 * BND prefix is added to every appropriate instruction line
1377 * unless it is overridden by NOBND prefix.
1378 */
1379 if (globalbnd &&
1380 (itemp_has(temp, IF_BND) && !has_prefix(ins, PPS_REP, P_NOBND)))
1381 ins->prefixes[PPS_REP] = P_BND;
1382
H. Peter Anvina77692b2016-09-20 14:04:33 -07001383 /*
1384 * Add length of legacy prefixes
1385 */
1386 length += emit_prefix(NULL, bits, ins);
1387
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001388 return length;
1389}
Keith Kaniosb7a89542007-04-12 02:40:54 +00001390
H. Peter Anvina77692b2016-09-20 14:04:33 -07001391static inline void emit_rex(struct out_data *data, insn *ins)
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001392{
H. Peter Anvina77692b2016-09-20 14:04:33 -07001393 if (data->bits == 64) {
H. Peter Anvin89f78f52014-05-21 08:30:40 -07001394 if ((ins->rex & REX_MASK) &&
H. Peter Anvin0a9250c2014-05-21 08:19:16 -07001395 !(ins->rex & (REX_V | REX_EV)) &&
1396 !ins->rex_done) {
H. Peter Anvina77692b2016-09-20 14:04:33 -07001397 uint8_t rex = (ins->rex & REX_MASK) | REX_P;
1398 out_rawbyte(data, rex);
H. Peter Anvin0a9250c2014-05-21 08:19:16 -07001399 ins->rex_done = true;
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001400 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001401 }
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001402}
1403
H. Peter Anvina77692b2016-09-20 14:04:33 -07001404static int emit_prefix(struct out_data *data, const int bits, insn *ins)
1405{
1406 int bytes = 0;
1407 int j;
1408
1409 for (j = 0; j < MAXPREFIX; j++) {
1410 uint8_t c = 0;
1411 switch (ins->prefixes[j]) {
1412 case P_WAIT:
1413 c = 0x9B;
1414 break;
1415 case P_LOCK:
1416 c = 0xF0;
1417 break;
1418 case P_REPNE:
1419 case P_REPNZ:
1420 case P_XACQUIRE:
1421 case P_BND:
1422 c = 0xF2;
1423 break;
1424 case P_REPE:
1425 case P_REPZ:
1426 case P_REP:
1427 case P_XRELEASE:
1428 c = 0xF3;
1429 break;
1430 case R_CS:
1431 if (bits == 64) {
1432 nasm_error(ERR_WARNING | ERR_PASS2,
1433 "cs segment base generated, but will be ignored in 64-bit mode");
1434 }
1435 c = 0x2E;
1436 break;
1437 case R_DS:
1438 if (bits == 64) {
1439 nasm_error(ERR_WARNING | ERR_PASS2,
1440 "ds segment base generated, but will be ignored in 64-bit mode");
1441 }
1442 c = 0x3E;
1443 break;
1444 case R_ES:
1445 if (bits == 64) {
1446 nasm_error(ERR_WARNING | ERR_PASS2,
1447 "es segment base generated, but will be ignored in 64-bit mode");
1448 }
1449 c = 0x26;
1450 break;
1451 case R_FS:
1452 c = 0x64;
1453 break;
1454 case R_GS:
1455 c = 0x65;
1456 break;
1457 case R_SS:
1458 if (bits == 64) {
1459 nasm_error(ERR_WARNING | ERR_PASS2,
1460 "ss segment base generated, but will be ignored in 64-bit mode");
1461 }
1462 c = 0x36;
1463 break;
1464 case R_SEGR6:
1465 case R_SEGR7:
1466 nasm_error(ERR_NONFATAL,
1467 "segr6 and segr7 cannot be used as prefixes");
1468 break;
1469 case P_A16:
1470 if (bits == 64) {
1471 nasm_error(ERR_NONFATAL,
1472 "16-bit addressing is not supported "
1473 "in 64-bit mode");
1474 } else if (bits != 16)
1475 c = 0x67;
1476 break;
1477 case P_A32:
1478 if (bits != 32)
1479 c = 0x67;
1480 break;
1481 case P_A64:
1482 if (bits != 64) {
1483 nasm_error(ERR_NONFATAL,
1484 "64-bit addressing is only supported "
1485 "in 64-bit mode");
1486 }
1487 break;
1488 case P_ASP:
1489 c = 0x67;
1490 break;
1491 case P_O16:
1492 if (bits != 16)
1493 c = 0x66;
1494 break;
1495 case P_O32:
1496 if (bits == 16)
1497 c = 0x66;
1498 break;
1499 case P_O64:
1500 /* REX.W */
1501 break;
1502 case P_OSP:
1503 c = 0x66;
1504 break;
1505 case P_EVEX:
1506 case P_VEX3:
1507 case P_VEX2:
1508 case P_NOBND:
1509 case P_none:
1510 break;
1511 default:
1512 nasm_panic(0, "invalid instruction prefix");
1513 }
1514 if (c) {
1515 if (data)
1516 out_rawbyte(data, c);
1517 bytes++;
1518 }
1519 }
1520 return bytes;
1521}
1522
1523static void gencode(struct out_data *data, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001524{
Keith Kaniosb7a89542007-04-12 02:40:54 +00001525 uint8_t c;
1526 uint8_t bytes[4];
Charles Crayne1f8bc4c2007-11-06 18:27:23 -08001527 int64_t size;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001528 int op1, op2;
H. Peter Anvin839eca22007-10-29 23:12:47 -07001529 struct operand *opx;
H. Peter Anvina77692b2016-09-20 14:04:33 -07001530 const uint8_t *codes = data->itemp->code;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001531 uint8_t opex = 0;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07001532 enum ea_type eat = EA_SCALAR;
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001533 int r;
H. Peter Anvina77692b2016-09-20 14:04:33 -07001534 const int bits = data->bits;
H. Peter Anvin70653092007-10-19 14:42:29 -07001535
H. Peter Anvin0a9250c2014-05-21 08:19:16 -07001536 ins->rex_done = false;
1537
H. Peter Anvina77692b2016-09-20 14:04:33 -07001538 emit_prefix(data, bits, ins);
1539
H. Peter Anvin839eca22007-10-29 23:12:47 -07001540 while (*codes) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001541 c = *codes++;
1542 op1 = (c & 3) + ((opex & 1) << 2);
1543 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
1544 opx = &ins->oprs[op1];
1545 opex = 0; /* For the next iteration */
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001546
H. Peter Anvina77692b2016-09-20 14:04:33 -07001547
H. Peter Anvin839eca22007-10-29 23:12:47 -07001548 switch (c) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001549 case 01:
1550 case 02:
1551 case 03:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001552 case 04:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001553 emit_rex(data, ins);
1554 out_rawdata(data, codes, c);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001555 codes += c;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001556 break;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001557
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001558 case 05:
1559 case 06:
1560 case 07:
1561 opex = c;
1562 break;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001563
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001564 case4(010):
H. Peter Anvina77692b2016-09-20 14:04:33 -07001565 emit_rex(data, ins);
1566 out_rawbyte(data, *codes++ + (regval(opx) & 7));
H. Peter Anvine2c80182005-01-15 22:15:51 +00001567 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001568
Jin Kyu Song164d6072013-10-15 19:10:13 -07001569 case4(014):
1570 break;
1571
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001572 case4(020):
H. Peter Anvina77692b2016-09-20 14:04:33 -07001573 if (opx->offset < -256 || opx->offset > 255)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001574 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001575 "byte value exceeds bounds");
H. Peter Anvina77692b2016-09-20 14:04:33 -07001576 out_imm(data, opx, 1, OUT_WRAP);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001577 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001578
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001579 case4(024):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001580 if (opx->offset < 0 || opx->offset > 255)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001581 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001582 "unsigned byte value exceeds bounds");
H. Peter Anvina77692b2016-09-20 14:04:33 -07001583 out_imm(data, opx, 1, OUT_UNSIGNED);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001584 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001585
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001586 case4(030):
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001587 warn_overflow_opd(opx, 2);
H. Peter Anvina77692b2016-09-20 14:04:33 -07001588 out_imm(data, opx, 2, OUT_WRAP);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001589 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001590
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001591 case4(034):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001592 if (opx->type & (BITS16 | BITS32))
1593 size = (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001594 else
1595 size = (bits == 16) ? 2 : 4;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001596 warn_overflow_opd(opx, size);
H. Peter Anvina77692b2016-09-20 14:04:33 -07001597 out_imm(data, opx, size, OUT_WRAP);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001598 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001599
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001600 case4(040):
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001601 warn_overflow_opd(opx, 4);
H. Peter Anvina77692b2016-09-20 14:04:33 -07001602 out_imm(data, opx, 4, OUT_WRAP);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001603 break;
H. Peter Anvin3ba46772002-05-27 23:19:35 +00001604
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001605 case4(044):
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001606 size = ins->addr_size >> 3;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001607 warn_overflow_opd(opx, size);
H. Peter Anvina77692b2016-09-20 14:04:33 -07001608 out_imm(data, opx, size, OUT_WRAP);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001609 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001610
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001611 case4(050):
H. Peter Anvina77692b2016-09-20 14:04:33 -07001612 if (opx->segment == data->segment) {
1613 int64_t delta = opx->offset - data->offset
1614 - (data->inslen - data->insoffs);
1615 if (delta > 127 || delta < -128)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001616 nasm_error(ERR_NONFATAL, "short jump is out of range");
H. Peter Anvinfea84d72010-05-06 15:32:20 -07001617 }
H. Peter Anvina77692b2016-09-20 14:04:33 -07001618 out_reladdr(data, opx, 1);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001619 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001620
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001621 case4(054):
H. Peter Anvina77692b2016-09-20 14:04:33 -07001622 out_imm(data, opx, 8, OUT_WRAP);
Keith Kaniosb7a89542007-04-12 02:40:54 +00001623 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001624
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001625 case4(060):
H. Peter Anvina77692b2016-09-20 14:04:33 -07001626 out_reladdr(data, opx, 2);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001627 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001628
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001629 case4(064):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001630 if (opx->type & (BITS16 | BITS32 | BITS64))
1631 size = (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001632 else
1633 size = (bits == 16) ? 2 : 4;
H. Peter Anvina77692b2016-09-20 14:04:33 -07001634
1635 out_reladdr(data, opx, size);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001636 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001637
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001638 case4(070):
H. Peter Anvina77692b2016-09-20 14:04:33 -07001639 out_reladdr(data, opx, 4);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001640 break;
H. Peter Anvinaf535c12002-04-30 20:59:21 +00001641
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001642 case4(074):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001643 if (opx->segment == NO_SEG)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001644 nasm_error(ERR_NONFATAL, "value referenced by FAR is not"
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001645 " relocatable");
H. Peter Anvina77692b2016-09-20 14:04:33 -07001646 out_segment(data, opx);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001647 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001648
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001649 case 0172:
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001650 {
1651 int mask = ins->prefixes[PPS_VEX] == P_EVEX ? 7 : 15;
1652 const struct operand *opy;
1653
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001654 c = *codes++;
1655 opx = &ins->oprs[c >> 3];
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001656 opy = &ins->oprs[c & 7];
1657 if (opy->segment != NO_SEG || opy->wrt != NO_SEG) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001658 nasm_error(ERR_NONFATAL,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001659 "non-absolute expression not permitted as argument %d",
1660 c & 7);
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001661 } else if (opy->offset & ~mask) {
1662 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
1663 "is4 argument exceeds bounds");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001664 }
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001665 c = opy->offset & mask;
1666 goto emit_is4;
1667 }
H. Peter Anvind85d2502008-05-04 17:53:31 -07001668
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001669 case 0173:
1670 c = *codes++;
1671 opx = &ins->oprs[c >> 4];
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001672 c &= 15;
1673 goto emit_is4;
H. Peter Anvind58656f2008-05-06 20:11:14 -07001674
H. Peter Anvincffe61e2011-07-07 17:21:24 -07001675 case4(0174):
H. Peter Anvin637b9cc2016-09-20 16:39:46 -07001676 c = 0;
1677 emit_is4:
1678 r = nasm_regvals[opx->basereg];
1679 out_rawbyte(data, (r << 4) | ((r & 0x10) >> 1) | c);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001680 break;
H. Peter Anvin52dc3532008-05-20 19:29:04 -07001681
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001682 case4(0254):
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001683 if (opx->wrt == NO_SEG && opx->segment == NO_SEG &&
H. Peter Anvina77692b2016-09-20 14:04:33 -07001684 (int32_t)opx->offset != (int64_t)opx->offset) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001685 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001686 "signed dword immediate exceeds bounds");
1687 }
H. Peter Anvina77692b2016-09-20 14:04:33 -07001688 out_imm(data, opx, 4, OUT_SIGNED);
H. Peter Anvin588df782008-10-07 10:05:10 -07001689 break;
1690
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001691 case4(0240):
1692 case 0250:
1693 codes += 3;
1694 ins->evex_p[2] |= op_evexflags(&ins->oprs[0],
1695 EVEX_P2Z | EVEX_P2AAA, 2);
1696 ins->evex_p[2] ^= EVEX_P2VP; /* 1's complement */
1697 bytes[0] = 0x62;
1698 /* EVEX.X can be set by either REX or EVEX for different reasons */
Jin Kyu Song1be09ee2013-11-08 01:14:39 -08001699 bytes[1] = ((((ins->rex & 7) << 5) |
1700 (ins->evex_p[0] & (EVEX_P0X | EVEX_P0RP))) ^ 0xf0) |
H. Peter Anvin2c9b6ad2016-05-13 14:42:55 -07001701 (ins->vex_cm & EVEX_P0MM);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001702 bytes[2] = ((ins->rex & REX_W) << (7 - 3)) |
1703 ((~ins->vexreg & 15) << 3) |
1704 (1 << 2) | (ins->vex_wlp & 3);
1705 bytes[3] = ins->evex_p[2];
H. Peter Anvina77692b2016-09-20 14:04:33 -07001706 out_rawdata(data, bytes, 4);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001707 break;
1708
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001709 case4(0260):
1710 case 0270:
1711 codes += 2;
H. Peter Anvin621a69a2013-11-28 12:11:24 -08001712 if (ins->vex_cm != 1 || (ins->rex & (REX_W|REX_X|REX_B)) ||
1713 ins->prefixes[PPS_VEX] == P_VEX3) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001714 bytes[0] = (ins->vex_cm >> 6) ? 0x8f : 0xc4;
1715 bytes[1] = (ins->vex_cm & 31) | ((~ins->rex & 7) << 5);
1716 bytes[2] = ((ins->rex & REX_W) << (7-3)) |
H. Peter Anvinfc561202011-07-07 16:58:22 -07001717 ((~ins->vexreg & 15)<< 3) | (ins->vex_wlp & 07);
H. Peter Anvina77692b2016-09-20 14:04:33 -07001718 out_rawdata(data, bytes, 3);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001719 } else {
1720 bytes[0] = 0xc5;
1721 bytes[1] = ((~ins->rex & REX_R) << (7-2)) |
H. Peter Anvinfc561202011-07-07 16:58:22 -07001722 ((~ins->vexreg & 15) << 3) | (ins->vex_wlp & 07);
H. Peter Anvina77692b2016-09-20 14:04:33 -07001723 out_rawdata(data, bytes, 2);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001724 }
1725 break;
H. Peter Anvind85d2502008-05-04 17:53:31 -07001726
H. Peter Anvine014f352012-02-25 22:35:19 -08001727 case 0271:
1728 case 0272:
1729 case 0273:
H. Peter Anvin8ea22002012-02-25 10:24:24 -08001730 break;
1731
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001732 case4(0274):
1733 {
1734 uint64_t uv, um;
1735 int s;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001736
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001737 if (ins->rex & REX_W)
1738 s = 64;
1739 else if (ins->prefixes[PPS_OSIZE] == P_O16)
1740 s = 16;
1741 else if (ins->prefixes[PPS_OSIZE] == P_O32)
1742 s = 32;
1743 else
1744 s = bits;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001745
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001746 um = (uint64_t)2 << (s-1);
1747 uv = opx->offset;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001748
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001749 if (uv > 127 && uv < (uint64_t)-128 &&
1750 (uv < um-128 || uv > um-1)) {
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04001751 /* If this wasn't explicitly byte-sized, warn as though we
1752 * had fallen through to the imm16/32/64 case.
1753 */
H. Peter Anvin215186f2016-02-17 20:27:41 -08001754 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04001755 "%s value exceeds bounds",
1756 (opx->type & BITS8) ? "signed byte" :
1757 s == 16 ? "word" :
1758 s == 32 ? "dword" :
1759 "signed dword");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001760 }
H. Peter Anvina77692b2016-09-20 14:04:33 -07001761 out_imm(data, opx, 1, OUT_WRAP); /* XXX: OUT_SIGNED? */
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001762 break;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001763 }
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001764
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001765 case4(0300):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001766 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001767
H. Peter Anvine2c80182005-01-15 22:15:51 +00001768 case 0310:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001769 if (bits == 32 && !has_prefix(ins, PPS_ASIZE, P_A16))
1770 out_rawbyte(data, 0x67);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001771 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001772
H. Peter Anvine2c80182005-01-15 22:15:51 +00001773 case 0311:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001774 if (bits != 32 && !has_prefix(ins, PPS_ASIZE, P_A32))
1775 out_rawbyte(data, 0x67);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001776 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001777
H. Peter Anvine2c80182005-01-15 22:15:51 +00001778 case 0312:
1779 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001780
Keith Kaniosb7a89542007-04-12 02:40:54 +00001781 case 0313:
1782 ins->rex = 0;
1783 break;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07001784
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001785 case4(0314):
1786 break;
H. Peter Anvin23440102007-11-12 21:02:33 -08001787
H. Peter Anvine2c80182005-01-15 22:15:51 +00001788 case 0320:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001789 case 0321:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001790 break;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001791
H. Peter Anvine2c80182005-01-15 22:15:51 +00001792 case 0322:
H. Peter Anvin70653092007-10-19 14:42:29 -07001793 case 0323:
1794 break;
1795
Keith Kaniosb7a89542007-04-12 02:40:54 +00001796 case 0324:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001797 ins->rex |= REX_W;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001798 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001799
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001800 case 0325:
1801 break;
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001802
Ben Rudiak-Gouldd7ab1f92013-02-20 23:25:54 +04001803 case 0326:
1804 break;
1805
H. Peter Anvine2c80182005-01-15 22:15:51 +00001806 case 0330:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001807 out_rawbyte(data, *codes++ ^ get_cond_opcode(ins->condition));
H. Peter Anvine2c80182005-01-15 22:15:51 +00001808 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001809
H. Peter Anvine2c80182005-01-15 22:15:51 +00001810 case 0331:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001811 break;
H. Peter Anvinaf535c12002-04-30 20:59:21 +00001812
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001813 case 0332:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001814 case 0333:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001815 out_rawbyte(data, c - 0332 + 0xF2);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001816 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001817
Keith Kanios48af1772007-08-17 07:37:52 +00001818 case 0334:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001819 if (ins->rex & REX_R)
1820 out_rawbyte(data, 0xF0);
Keith Kanios48af1772007-08-17 07:37:52 +00001821 ins->rex &= ~(REX_L|REX_R);
1822 break;
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001823
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001824 case 0335:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001825 break;
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001826
H. Peter Anvin962e3052008-08-28 17:47:16 -07001827 case 0336:
1828 case 0337:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001829 break;
H. Peter Anvin962e3052008-08-28 17:47:16 -07001830
H. Peter Anvine2c80182005-01-15 22:15:51 +00001831 case 0340:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001832 if (ins->oprs[0].segment != NO_SEG)
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001833 nasm_panic(0, "non-constant BSS size in pass two");
H. Peter Anvina77692b2016-09-20 14:04:33 -07001834
1835 out_reserve(data, ins->oprs[0].offset);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001836 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001837
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001838 case 0341:
1839 break;
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001840
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001841 case 0360:
1842 break;
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001843
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001844 case 0361:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001845 out_rawbyte(data, 0x66);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001846 break;
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001847
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001848 case 0364:
1849 case 0365:
1850 break;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001851
Keith Kanios48af1772007-08-17 07:37:52 +00001852 case 0366:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001853 case 0367:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001854 out_rawbyte(data, c - 0366 + 0x66);
Keith Kanios48af1772007-08-17 07:37:52 +00001855 break;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001856
Jin Kyu Song03041092013-10-15 19:38:51 -07001857 case3(0370):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001858 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001859
H. Peter Anvine2c80182005-01-15 22:15:51 +00001860 case 0373:
H. Peter Anvina77692b2016-09-20 14:04:33 -07001861 out_rawbyte(data, bits == 16 ? 3 : 5);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001862 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001863
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07001864 case 0374:
1865 eat = EA_XMMVSIB;
1866 break;
1867
1868 case 0375:
1869 eat = EA_YMMVSIB;
1870 break;
1871
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001872 case 0376:
1873 eat = EA_ZMMVSIB;
1874 break;
1875
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001876 case4(0100):
1877 case4(0110):
1878 case4(0120):
1879 case4(0130):
1880 case4(0200):
1881 case4(0204):
1882 case4(0210):
1883 case4(0214):
1884 case4(0220):
1885 case4(0224):
1886 case4(0230):
1887 case4(0234):
1888 {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001889 ea ea_data;
1890 int rfield;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001891 opflags_t rflags;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001892 uint8_t *p;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001893 struct operand *opy = &ins->oprs[op2];
H. Peter Anvin70653092007-10-19 14:42:29 -07001894
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001895 if (c <= 0177) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001896 /* pick rfield from operand b (opx) */
1897 rflags = regflag(opx);
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001898 rfield = nasm_regvals[opx->basereg];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001899 } else {
1900 /* rfield is constant */
1901 rflags = 0;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001902 rfield = c & 7;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001903 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001904
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001905 if (process_ea(opy, &ea_data, bits,
1906 rfield, rflags, ins) != eat)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001907 nasm_error(ERR_NONFATAL, "invalid effective address");
Charles Crayne7e975552007-11-03 22:06:13 -07001908
H. Peter Anvine2c80182005-01-15 22:15:51 +00001909 p = bytes;
1910 *p++ = ea_data.modrm;
1911 if (ea_data.sib_present)
1912 *p++ = ea_data.sib;
H. Peter Anvina77692b2016-09-20 14:04:33 -07001913 out_rawdata(data, bytes, p - bytes);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001914
Victor van den Elzencf9332c2008-10-01 12:18:28 +02001915 /*
1916 * Make sure the address gets the right offset in case
1917 * the line breaks in the .lst file (BR 1197827)
1918 */
Victor van den Elzencf9332c2008-10-01 12:18:28 +02001919
H. Peter Anvin72bf3fe2013-11-26 20:19:53 -08001920 if (ea_data.bytes) {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001921 /* use compressed displacement, if available */
H. Peter Anvina77692b2016-09-20 14:04:33 -07001922 if (ea_data.disp8) {
1923 out_rawbyte(data, ea_data.disp8);
1924 } else if (ea_data.rip) {
1925 out_reladdr(data, opy, ea_data.bytes);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001926 } else {
H. Peter Anvin72bf3fe2013-11-26 20:19:53 -08001927 int asize = ins->addr_size >> 3;
H. Peter Anvin72bf3fe2013-11-26 20:19:53 -08001928
H. Peter Anvina77692b2016-09-20 14:04:33 -07001929 if (overflow_general(opy->offset, asize) ||
1930 signed_bits(opy->offset, ins->addr_size) !=
1931 signed_bits(opy->offset, ea_data.bytes << 3))
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01001932 warn_overflow(ERR_PASS2, ea_data.bytes);
1933
H. Peter Anvina77692b2016-09-20 14:04:33 -07001934 out_imm(data, opy, ea_data.bytes,
1935 (asize > ea_data.bytes) ? OUT_SIGNED : OUT_UNSIGNED);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001936 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001937 }
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001938 }
1939 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001940
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001941 default:
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001942 nasm_panic(0, "internal instruction table corrupt"
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001943 ": instruction code \\%o (0x%02X) given", c, c);
1944 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001945 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001946 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001947}
1948
H. Peter Anvinf8563f72009-10-13 12:28:14 -07001949static opflags_t regflag(const operand * o)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001950{
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04001951 if (!is_register(o->basereg))
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001952 nasm_panic(0, "invalid operand passed to regflag()");
H. Peter Anvina4835d42008-05-20 14:21:29 -07001953 return nasm_reg_flags[o->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001954}
1955
H. Peter Anvin5b0e3ec2007-07-07 02:01:08 +00001956static int32_t regval(const operand * o)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001957{
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04001958 if (!is_register(o->basereg))
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001959 nasm_panic(0, "invalid operand passed to regval()");
H. Peter Anvina4835d42008-05-20 14:21:29 -07001960 return nasm_regvals[o->basereg];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001961}
1962
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001963static int op_rexflags(const operand * o, int mask)
1964{
H. Peter Anvinf8563f72009-10-13 12:28:14 -07001965 opflags_t flags;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001966 int val;
1967
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04001968 if (!is_register(o->basereg))
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001969 nasm_panic(0, "invalid operand passed to op_rexflags()");
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001970
H. Peter Anvina4835d42008-05-20 14:21:29 -07001971 flags = nasm_reg_flags[o->basereg];
1972 val = nasm_regvals[o->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001973
1974 return rexflags(val, flags, mask);
1975}
1976
H. Peter Anvinf8563f72009-10-13 12:28:14 -07001977static int rexflags(int val, opflags_t flags, int mask)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001978{
1979 int rex = 0;
1980
H. Peter Anvinc6c750c2013-11-08 15:28:19 -08001981 if (val >= 0 && (val & 8))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001982 rex |= REX_B|REX_X|REX_R;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001983 if (flags & BITS64)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001984 rex |= REX_W;
1985 if (!(REG_HIGH & ~flags)) /* AH, CH, DH, BH */
1986 rex |= REX_H;
1987 else if (!(REG8 & ~flags) && val >= 4) /* SPL, BPL, SIL, DIL */
1988 rex |= REX_P;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001989
1990 return rex & mask;
1991}
1992
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001993static int evexflags(int val, decoflags_t deco,
1994 int mask, uint8_t byte)
1995{
1996 int evex = 0;
1997
Jin Kyu Song1be09ee2013-11-08 01:14:39 -08001998 switch (byte) {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001999 case 0:
H. Peter Anvinc6c750c2013-11-08 15:28:19 -08002000 if (val >= 0 && (val & 16))
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002001 evex |= (EVEX_P0RP | EVEX_P0X);
2002 break;
2003 case 2:
H. Peter Anvinc6c750c2013-11-08 15:28:19 -08002004 if (val >= 0 && (val & 16))
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002005 evex |= EVEX_P2VP;
2006 if (deco & Z)
2007 evex |= EVEX_P2Z;
2008 if (deco & OPMASK_MASK)
2009 evex |= deco & EVEX_P2AAA;
2010 break;
2011 }
2012 return evex & mask;
2013}
2014
2015static int op_evexflags(const operand * o, int mask, uint8_t byte)
2016{
2017 int val;
2018
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002019 val = nasm_regvals[o->basereg];
2020
2021 return evexflags(val, o->decoflags, mask, byte);
2022}
2023
H. Peter Anvin23595f52009-07-25 17:44:25 -07002024static enum match_result find_match(const struct itemplate **tempp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002025 insn *instruction,
2026 int32_t segment, int64_t offset, int bits)
H. Peter Anvin23595f52009-07-25 17:44:25 -07002027{
2028 const struct itemplate *temp;
2029 enum match_result m, merr;
H. Peter Anvina7643f42009-10-13 12:32:20 -07002030 opflags_t xsizeflags[MAX_OPERANDS];
H. Peter Anvina81655b2009-07-25 18:15:28 -07002031 bool opsizemissing = false;
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07002032 int8_t broadcast = instruction->evex_brerop;
H. Peter Anvina81655b2009-07-25 18:15:28 -07002033 int i;
2034
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002035 /* broadcasting uses a different data element size */
2036 for (i = 0; i < instruction->operands; i++)
2037 if (i == broadcast)
2038 xsizeflags[i] = instruction->oprs[i].decoflags & BRSIZE_MASK;
2039 else
2040 xsizeflags[i] = instruction->oprs[i].type & SIZE_MASK;
H. Peter Anvin23595f52009-07-25 17:44:25 -07002041
2042 merr = MERR_INVALOP;
2043
2044 for (temp = nasm_instructions[instruction->opcode];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002045 temp->opcode != I_none; temp++) {
2046 m = matches(temp, instruction, bits);
2047 if (m == MOK_JUMP) {
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08002048 if (jmp_match(segment, offset, bits, instruction, temp))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002049 m = MOK_GOOD;
2050 else
2051 m = MERR_INVALOP;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002052 } else if (m == MERR_OPSIZEMISSING && !itemp_has(temp, IF_SX)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002053 /*
2054 * Missing operand size and a candidate for fuzzy matching...
2055 */
Ben Rudiak-Gould6e878932013-02-27 10:13:14 -08002056 for (i = 0; i < temp->operands; i++)
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002057 if (i == broadcast)
2058 xsizeflags[i] |= temp->deco[i] & BRSIZE_MASK;
2059 else
2060 xsizeflags[i] |= temp->opd[i] & SIZE_MASK;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002061 opsizemissing = true;
2062 }
2063 if (m > merr)
2064 merr = m;
2065 if (merr == MOK_GOOD)
2066 goto done;
H. Peter Anvina81655b2009-07-25 18:15:28 -07002067 }
2068
2069 /* No match, but see if we can get a fuzzy operand size match... */
2070 if (!opsizemissing)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002071 goto done;
H. Peter Anvina81655b2009-07-25 18:15:28 -07002072
2073 for (i = 0; i < instruction->operands; i++) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002074 /*
2075 * We ignore extrinsic operand sizes on registers, so we should
2076 * never try to fuzzy-match on them. This also resolves the case
2077 * when we have e.g. "xmmrm128" in two different positions.
2078 */
2079 if (is_class(REGISTER, instruction->oprs[i].type))
2080 continue;
H. Peter Anvinff5d6562009-10-05 14:08:05 -07002081
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002082 /* This tests if xsizeflags[i] has more than one bit set */
2083 if ((xsizeflags[i] & (xsizeflags[i]-1)))
2084 goto done; /* No luck */
H. Peter Anvina81655b2009-07-25 18:15:28 -07002085
Jin Kyu Song7903c072013-10-30 03:00:12 -07002086 if (i == broadcast) {
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002087 instruction->oprs[i].decoflags |= xsizeflags[i];
Jin Kyu Song7903c072013-10-30 03:00:12 -07002088 instruction->oprs[i].type |= (xsizeflags[i] == BR_BITS32 ?
2089 BITS32 : BITS64);
2090 } else {
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002091 instruction->oprs[i].type |= xsizeflags[i]; /* Set the size */
Jin Kyu Song7903c072013-10-30 03:00:12 -07002092 }
H. Peter Anvina81655b2009-07-25 18:15:28 -07002093 }
2094
2095 /* Try matching again... */
2096 for (temp = nasm_instructions[instruction->opcode];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002097 temp->opcode != I_none; temp++) {
2098 m = matches(temp, instruction, bits);
2099 if (m == MOK_JUMP) {
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08002100 if (jmp_match(segment, offset, bits, instruction, temp))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002101 m = MOK_GOOD;
2102 else
2103 m = MERR_INVALOP;
2104 }
2105 if (m > merr)
2106 merr = m;
2107 if (merr == MOK_GOOD)
2108 goto done;
H. Peter Anvin23595f52009-07-25 17:44:25 -07002109 }
2110
H. Peter Anvina81655b2009-07-25 18:15:28 -07002111done:
H. Peter Anvin23595f52009-07-25 17:44:25 -07002112 *tempp = temp;
2113 return merr;
2114}
2115
Mark Charneydcaef4b2014-10-09 13:45:17 -04002116static uint8_t get_broadcast_num(opflags_t opflags, opflags_t brsize)
2117{
2118 opflags_t opsize = opflags & SIZE_MASK;
2119 uint8_t brcast_num;
2120
2121 /*
2122 * Due to discontinuity between BITS64 and BITS128 (BITS80),
2123 * this cannot be a simple arithmetic calculation.
2124 */
2125 if (brsize > BITS64)
H. Peter Anvin215186f2016-02-17 20:27:41 -08002126 nasm_error(ERR_FATAL,
Mark Charneydcaef4b2014-10-09 13:45:17 -04002127 "size of broadcasting element is greater than 64 bits");
2128
2129 switch (opsize) {
2130 case BITS64:
2131 brcast_num = BITS64 / brsize;
2132 break;
2133 default:
2134 brcast_num = (opsize / BITS128) * (BITS64 / brsize) * 2;
2135 break;
2136 }
2137
2138 return brcast_num;
2139}
2140
H. Peter Anvin65289e82009-07-25 17:25:11 -07002141static enum match_result matches(const struct itemplate *itemp,
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002142 insn *instruction, int bits)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002143{
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002144 opflags_t size[MAX_OPERANDS], asize;
H. Peter Anvin3fb86f22009-07-25 19:12:10 -07002145 bool opsizemissing = false;
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002146 int i, oprs;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002147
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002148 /*
2149 * Check the opcode
2150 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002151 if (itemp->opcode != instruction->opcode)
H. Peter Anvin65289e82009-07-25 17:25:11 -07002152 return MERR_INVALOP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002153
2154 /*
2155 * Count the operands
2156 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002157 if (itemp->operands != instruction->operands)
H. Peter Anvin65289e82009-07-25 17:25:11 -07002158 return MERR_INVALOP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002159
2160 /*
H. Peter Anvin47fb7bc2010-08-24 13:53:22 -07002161 * Is it legal?
2162 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002163 if (!(optimizing > 0) && itemp_has(itemp, IF_OPT))
H. Peter Anvin47fb7bc2010-08-24 13:53:22 -07002164 return MERR_INVALOP;
2165
2166 /*
Jin Kyu Song6cfa9682013-11-26 17:27:48 -08002167 * {evex} available?
2168 */
H. Peter Anvin621a69a2013-11-28 12:11:24 -08002169 switch (instruction->prefixes[PPS_VEX]) {
2170 case P_EVEX:
2171 if (!itemp_has(itemp, IF_EVEX))
2172 return MERR_ENCMISMATCH;
2173 break;
2174 case P_VEX3:
2175 case P_VEX2:
2176 if (!itemp_has(itemp, IF_VEX))
2177 return MERR_ENCMISMATCH;
2178 break;
2179 default:
2180 break;
Jin Kyu Song6cfa9682013-11-26 17:27:48 -08002181 }
2182
2183 /*
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002184 * Check that no spurious colons or TOs are present
2185 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002186 for (i = 0; i < itemp->operands; i++)
2187 if (instruction->oprs[i].type & ~itemp->opd[i] & (COLON | TO))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002188 return MERR_INVALOP;
H. Peter Anvin70653092007-10-19 14:42:29 -07002189
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002190 /*
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002191 * Process size flags
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002192 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002193 switch (itemp_smask(itemp)) {
2194 case IF_GENBIT(IF_SB):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002195 asize = BITS8;
2196 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002197 case IF_GENBIT(IF_SW):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002198 asize = BITS16;
2199 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002200 case IF_GENBIT(IF_SD):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002201 asize = BITS32;
2202 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002203 case IF_GENBIT(IF_SQ):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002204 asize = BITS64;
2205 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002206 case IF_GENBIT(IF_SO):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002207 asize = BITS128;
2208 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002209 case IF_GENBIT(IF_SY):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002210 asize = BITS256;
2211 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002212 case IF_GENBIT(IF_SZ):
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002213 asize = BITS512;
2214 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002215 case IF_GENBIT(IF_SIZE):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002216 switch (bits) {
2217 case 16:
2218 asize = BITS16;
2219 break;
2220 case 32:
2221 asize = BITS32;
2222 break;
2223 case 64:
2224 asize = BITS64;
2225 break;
2226 default:
2227 asize = 0;
2228 break;
2229 }
2230 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002231 default:
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002232 asize = 0;
2233 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002234 }
2235
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002236 if (itemp_armask(itemp)) {
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002237 /* S- flags only apply to a specific operand */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002238 i = itemp_arg(itemp);
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002239 memset(size, 0, sizeof size);
2240 size[i] = asize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002241 } else {
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002242 /* S- flags apply to all operands */
2243 for (i = 0; i < MAX_OPERANDS; i++)
2244 size[i] = asize;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002245 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002246
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002247 /*
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002248 * Check that the operand flags all match up,
2249 * it's a bit tricky so lets be verbose:
2250 *
2251 * 1) Find out the size of operand. If instruction
2252 * doesn't have one specified -- we're trying to
2253 * guess it either from template (IF_S* flag) or
2254 * from code bits.
2255 *
Ben Rudiak-Gould6e878932013-02-27 10:13:14 -08002256 * 2) If template operand do not match the instruction OR
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002257 * template has an operand size specified AND this size differ
2258 * from which instruction has (perhaps we got it from code bits)
2259 * we are:
2260 * a) Check that only size of instruction and operand is differ
2261 * other characteristics do match
2262 * b) Perhaps it's a register specified in instruction so
2263 * for such a case we just mark that operand as "size
2264 * missing" and this will turn on fuzzy operand size
2265 * logic facility (handled by a caller)
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002266 */
2267 for (i = 0; i < itemp->operands; i++) {
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002268 opflags_t type = instruction->oprs[i].type;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002269 decoflags_t deco = instruction->oprs[i].decoflags;
Jin Kyu Song7903c072013-10-30 03:00:12 -07002270 bool is_broadcast = deco & BRDCAST_MASK;
Jin Kyu Song25c22122013-10-30 03:12:45 -07002271 uint8_t brcast_num = 0;
Jin Kyu Song7903c072013-10-30 03:00:12 -07002272 opflags_t template_opsize, insn_opsize;
2273
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002274 if (!(type & SIZE_MASK))
2275 type |= size[i];
H. Peter Anvind85d2502008-05-04 17:53:31 -07002276
Jin Kyu Song7903c072013-10-30 03:00:12 -07002277 insn_opsize = type & SIZE_MASK;
2278 if (!is_broadcast) {
2279 template_opsize = itemp->opd[i] & SIZE_MASK;
2280 } else {
2281 decoflags_t deco_brsize = itemp->deco[i] & BRSIZE_MASK;
2282 /*
2283 * when broadcasting, the element size depends on
2284 * the instruction type. decorator flag should match.
2285 */
2286
2287 if (deco_brsize) {
2288 template_opsize = (deco_brsize == BR_BITS32 ? BITS32 : BITS64);
Jin Kyu Song25c22122013-10-30 03:12:45 -07002289 /* calculate the proper number : {1to<brcast_num>} */
Mark Charneydcaef4b2014-10-09 13:45:17 -04002290 brcast_num = get_broadcast_num(itemp->opd[i], template_opsize);
Jin Kyu Song7903c072013-10-30 03:00:12 -07002291 } else {
2292 template_opsize = 0;
2293 }
2294 }
2295
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002296 if ((itemp->opd[i] & ~type & ~SIZE_MASK) ||
Jin Kyu Song25c22122013-10-30 03:12:45 -07002297 (deco & ~itemp->deco[i] & ~BRNUM_MASK)) {
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04002298 return MERR_INVALOP;
Jin Kyu Song7903c072013-10-30 03:00:12 -07002299 } else if (template_opsize) {
2300 if (template_opsize != insn_opsize) {
2301 if (insn_opsize) {
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002302 return MERR_INVALOP;
Jin Kyu Song7903c072013-10-30 03:00:12 -07002303 } else if (!is_class(REGISTER, type)) {
2304 /*
2305 * Note: we don't honor extrinsic operand sizes for registers,
2306 * so "missing operand size" for a register should be
2307 * considered a wildcard match rather than an error.
2308 */
2309 opsizemissing = true;
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002310 }
Jin Kyu Song25c22122013-10-30 03:12:45 -07002311 } else if (is_broadcast &&
2312 (brcast_num !=
Mark Charneydcaef4b2014-10-09 13:45:17 -04002313 (2U << ((deco & BRNUM_MASK) >> BRNUM_SHIFT)))) {
Jin Kyu Song25c22122013-10-30 03:12:45 -07002314 /*
2315 * broadcasting opsize matches but the number of repeated memory
2316 * element does not match.
Mark Charneydcaef4b2014-10-09 13:45:17 -04002317 * if 64b double precision float is broadcasted to ymm (256b),
2318 * broadcasting decorator must be {1to4}.
Jin Kyu Song25c22122013-10-30 03:12:45 -07002319 */
2320 return MERR_BRNUMMISMATCH;
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002321 }
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002322 }
2323 }
2324
H. Peter Anvin3fb86f22009-07-25 19:12:10 -07002325 if (opsizemissing)
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002326 return MERR_OPSIZEMISSING;
H. Peter Anvin3fb86f22009-07-25 19:12:10 -07002327
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002328 /*
2329 * Check operand sizes
2330 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002331 if (itemp_has(itemp, IF_SM) || itemp_has(itemp, IF_SM2)) {
2332 oprs = (itemp_has(itemp, IF_SM2) ? 2 : itemp->operands);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002333 for (i = 0; i < oprs; i++) {
Cyrill Gorcunovbc31bee2009-11-01 23:16:01 +03002334 asize = itemp->opd[i] & SIZE_MASK;
2335 if (asize) {
2336 for (i = 0; i < oprs; i++)
2337 size[i] = asize;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002338 break;
2339 }
2340 }
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002341 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002342 oprs = itemp->operands;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002343 }
2344
Keith Kaniosb7a89542007-04-12 02:40:54 +00002345 for (i = 0; i < itemp->operands; i++) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002346 if (!(itemp->opd[i] & SIZE_MASK) &&
2347 (instruction->oprs[i].type & SIZE_MASK & ~size[i]))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002348 return MERR_OPSIZEMISMATCH;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002349 }
2350
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002351 /*
2352 * Check template is okay at the set cpu level
2353 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002354 if (iflag_cmp_cpu_level(&insns_flags[itemp->iflag_idx], &cpu) > 0)
H. Peter Anvin65289e82009-07-25 17:25:11 -07002355 return MERR_BADCPU;
H. Peter Anvin70653092007-10-19 14:42:29 -07002356
Keith Kaniosb7a89542007-04-12 02:40:54 +00002357 /*
H. Peter Anvin6cda4142008-12-29 20:52:28 -08002358 * Verify the appropriate long mode flag.
Keith Kaniosb7a89542007-04-12 02:40:54 +00002359 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002360 if (itemp_has(itemp, (bits == 64 ? IF_NOLONG : IF_LONG)))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002361 return MERR_BADMODE;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002362
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002363 /*
H. Peter Anvinfb3f4e62012-02-25 22:22:07 -08002364 * If we have a HLE prefix, look for the NOHLE flag
2365 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002366 if (itemp_has(itemp, IF_NOHLE) &&
H. Peter Anvinfb3f4e62012-02-25 22:22:07 -08002367 (has_prefix(instruction, PPS_REP, P_XACQUIRE) ||
2368 has_prefix(instruction, PPS_REP, P_XRELEASE)))
2369 return MERR_BADHLE;
2370
2371 /*
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002372 * Check if special handling needed for Jumps
2373 */
H. Peter Anvin755f5212012-02-25 11:41:34 -08002374 if ((itemp->code[0] & ~1) == 0370)
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002375 return MOK_JUMP;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002376
Jin Kyu Song03041092013-10-15 19:38:51 -07002377 /*
Jin Kyu Songb287ff02013-12-04 20:05:55 -08002378 * Check if BND prefix is allowed.
2379 * Other 0xF2 (REPNE/REPNZ) prefix is prohibited.
Jin Kyu Song03041092013-10-15 19:38:51 -07002380 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002381 if (!itemp_has(itemp, IF_BND) &&
Jin Kyu Songb287ff02013-12-04 20:05:55 -08002382 (has_prefix(instruction, PPS_REP, P_BND) ||
2383 has_prefix(instruction, PPS_REP, P_NOBND)))
Jin Kyu Song03041092013-10-15 19:38:51 -07002384 return MERR_BADBND;
Jin Kyu Songb287ff02013-12-04 20:05:55 -08002385 else if (itemp_has(itemp, IF_BND) &&
2386 (has_prefix(instruction, PPS_REP, P_REPNE) ||
2387 has_prefix(instruction, PPS_REP, P_REPNZ)))
2388 return MERR_BADREPNE;
Jin Kyu Song03041092013-10-15 19:38:51 -07002389
H. Peter Anvin60926242009-07-26 16:25:38 -07002390 return MOK_GOOD;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002391}
2392
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002393/*
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002394 * Check if ModR/M.mod should/can be 01.
2395 * - EAF_BYTEOFFS is set
2396 * - offset can fit in a byte when EVEX is not used
2397 * - offset can be compressed when EVEX is used
2398 */
2399#define IS_MOD_01() (input->eaflags & EAF_BYTEOFFS || \
2400 (o >= -128 && o <= 127 && \
2401 seg == NO_SEG && !forw_ref && \
2402 !(input->eaflags & EAF_WORDOFFS) && \
2403 !(ins->rex & REX_EV)) || \
2404 (ins->rex & REX_EV && \
2405 is_disp8n(input, ins, &output->disp8)))
2406
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002407static enum ea_type process_ea(operand *input, ea *output, int bits,
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002408 int rfield, opflags_t rflags, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002409{
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002410 bool forw_ref = !!(input->opflags & OPFLAG_UNKNOWN);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002411 int addrbits = ins->addr_size;
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002412 int eaflags = input->eaflags;
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07002413
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002414 output->type = EA_SCALAR;
2415 output->rip = false;
Jin Kyu Songdb358a22013-09-20 20:36:19 -07002416 output->disp8 = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00002417
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002418 /* REX flags for the rfield operand */
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002419 output->rex |= rexflags(rfield, rflags, REX_R | REX_P | REX_W | REX_H);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002420 /* EVEX.R' flag for the REG operand */
2421 ins->evex_p[0] |= evexflags(rfield, 0, EVEX_P0RP, 0);
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002422
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002423 if (is_class(REGISTER, input->type)) {
2424 /*
2425 * It's a direct register.
2426 */
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002427 if (!is_register(input->basereg))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002428 goto err;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002429
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002430 if (!is_reg_class(REG_EA, input->basereg))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002431 goto err;
H. Peter Anvin70653092007-10-19 14:42:29 -07002432
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002433 /* broadcasting is not available with a direct register operand. */
2434 if (input->decoflags & BRDCAST_MASK) {
2435 nasm_error(ERR_NONFATAL, "Broadcasting not allowed from a register");
2436 goto err;
2437 }
2438
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002439 output->rex |= op_rexflags(input, REX_B | REX_P | REX_W | REX_H);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002440 ins->evex_p[0] |= op_evexflags(input, EVEX_P0X, 0);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002441 output->sib_present = false; /* no SIB necessary */
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002442 output->bytes = 0; /* no offset necessary either */
2443 output->modrm = GEN_MODRM(3, rfield, nasm_regvals[input->basereg]);
2444 } else {
2445 /*
2446 * It's a memory reference.
2447 */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002448
2449 /* Embedded rounding or SAE is not available with a mem ref operand. */
2450 if (input->decoflags & (ER | SAE)) {
2451 nasm_error(ERR_NONFATAL,
2452 "Embedded rounding is available only with reg-reg op.");
2453 return -1;
2454 }
2455
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002456 if (input->basereg == -1 &&
2457 (input->indexreg == -1 || input->scale == 0)) {
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002458 /*
2459 * It's a pure offset.
2460 */
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01002461 if (bits == 64 && ((input->type & IP_REL) == IP_REL) &&
2462 input->segment == NO_SEG) {
2463 nasm_error(ERR_WARNING | ERR_PASS1, "absolute address can not be RIP-relative");
2464 input->type &= ~IP_REL;
2465 input->type |= MEMORY;
2466 }
2467
Jin Kyu Song97f6fae2013-12-18 21:28:17 -08002468 if (bits == 64 &&
2469 !(IP_REL & ~input->type) && (eaflags & EAF_MIB)) {
2470 nasm_error(ERR_NONFATAL, "RIP-relative addressing is prohibited for mib.");
2471 return -1;
2472 }
2473
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002474 if (eaflags & EAF_BYTEOFFS ||
2475 (eaflags & EAF_WORDOFFS &&
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01002476 input->disp_size != (addrbits != 16 ? 32 : 16))) {
2477 nasm_error(ERR_WARNING | ERR_PASS1, "displacement size ignored on absolute address");
2478 }
2479
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002480 if (bits == 64 && (~input->type & IP_REL)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002481 output->sib_present = true;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002482 output->sib = GEN_SIB(0, 4, 5);
2483 output->bytes = 4;
2484 output->modrm = GEN_MODRM(0, rfield, 4);
2485 output->rip = false;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002486 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002487 output->sib_present = false;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002488 output->bytes = (addrbits != 16 ? 4 : 2);
2489 output->modrm = GEN_MODRM(0, rfield, (addrbits != 16 ? 5 : 6));
2490 output->rip = bits == 64;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002491 }
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002492 } else {
2493 /*
2494 * It's an indirection.
2495 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002496 int i = input->indexreg, b = input->basereg, s = input->scale;
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002497 int32_t seg = input->segment;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002498 int hb = input->hintbase, ht = input->hinttype;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002499 int t, it, bt; /* register numbers */
2500 opflags_t x, ix, bx; /* register flags */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002501
H. Peter Anvine2c80182005-01-15 22:15:51 +00002502 if (s == 0)
2503 i = -1; /* make this easy, at least */
H. Peter Anvin70653092007-10-19 14:42:29 -07002504
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002505 if (is_register(i)) {
H. Peter Anvina4835d42008-05-20 14:21:29 -07002506 it = nasm_regvals[i];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002507 ix = nasm_reg_flags[i];
2508 } else {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002509 it = -1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002510 ix = 0;
2511 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002512
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002513 if (is_register(b)) {
H. Peter Anvina4835d42008-05-20 14:21:29 -07002514 bt = nasm_regvals[b];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002515 bx = nasm_reg_flags[b];
2516 } else {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002517 bt = -1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002518 bx = 0;
2519 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002520
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002521 /* if either one are a vector register... */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002522 if ((ix|bx) & (XMMREG|YMMREG|ZMMREG) & ~REG_EA) {
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002523 opflags_t sok = BITS32 | BITS64;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002524 int32_t o = input->offset;
2525 int mod, scale, index, base;
2526
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002527 /*
2528 * For a vector SIB, one has to be a vector and the other,
2529 * if present, a GPR. The vector must be the index operand.
2530 */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002531 if (it == -1 || (bx & (XMMREG|YMMREG|ZMMREG) & ~REG_EA)) {
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002532 if (s == 0)
2533 s = 1;
2534 else if (s != 1)
2535 goto err;
2536
2537 t = bt, bt = it, it = t;
2538 x = bx, bx = ix, ix = x;
2539 }
2540
2541 if (bt != -1) {
2542 if (REG_GPR & ~bx)
2543 goto err;
2544 if (!(REG64 & ~bx) || !(REG32 & ~bx))
2545 sok &= bx;
2546 else
2547 goto err;
2548 }
2549
2550 /*
2551 * While we're here, ensure the user didn't specify
2552 * WORD or QWORD
2553 */
2554 if (input->disp_size == 16 || input->disp_size == 64)
2555 goto err;
2556
2557 if (addrbits == 16 ||
2558 (addrbits == 32 && !(sok & BITS32)) ||
2559 (addrbits == 64 && !(sok & BITS64)))
2560 goto err;
2561
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002562 output->type = ((ix & ZMMREG & ~REG_EA) ? EA_ZMMVSIB
2563 : ((ix & YMMREG & ~REG_EA)
2564 ? EA_YMMVSIB : EA_XMMVSIB));
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002565
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002566 output->rex |= rexflags(it, ix, REX_X);
2567 output->rex |= rexflags(bt, bx, REX_B);
2568 ins->evex_p[2] |= evexflags(it, 0, EVEX_P2VP, 2);
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002569
2570 index = it & 7; /* it is known to be != -1 */
2571
2572 switch (s) {
2573 case 1:
2574 scale = 0;
2575 break;
2576 case 2:
2577 scale = 1;
2578 break;
2579 case 4:
2580 scale = 2;
2581 break;
2582 case 8:
2583 scale = 3;
2584 break;
2585 default: /* then what the smeg is it? */
2586 goto err; /* panic */
2587 }
H. Peter Anvina77692b2016-09-20 14:04:33 -07002588
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002589 if (bt == -1) {
2590 base = 5;
2591 mod = 0;
2592 } else {
2593 base = (bt & 7);
2594 if (base != REG_NUM_EBP && o == 0 &&
2595 seg == NO_SEG && !forw_ref &&
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002596 !(eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002597 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002598 else if (IS_MOD_01())
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002599 mod = 1;
2600 else
2601 mod = 2;
2602 }
2603
2604 output->sib_present = true;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002605 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2606 output->modrm = GEN_MODRM(mod, rfield, 4);
2607 output->sib = GEN_SIB(scale, index, base);
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002608 } else if ((ix|bx) & (BITS32|BITS64)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002609 /*
2610 * it must be a 32/64-bit memory reference. Firstly we have
2611 * to check that all registers involved are type E/Rxx.
2612 */
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002613 opflags_t sok = BITS32 | BITS64;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002614 int32_t o = input->offset;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002615
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002616 if (it != -1) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002617 if (!(REG64 & ~ix) || !(REG32 & ~ix))
2618 sok &= ix;
2619 else
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002620 goto err;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002621 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002622
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002623 if (bt != -1) {
2624 if (REG_GPR & ~bx)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002625 goto err; /* Invalid register */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002626 if (~sok & bx & SIZE_MASK)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002627 goto err; /* Invalid size */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002628 sok &= bx;
2629 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002630
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002631 /*
2632 * While we're here, ensure the user didn't specify
2633 * WORD or QWORD
2634 */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002635 if (input->disp_size == 16 || input->disp_size == 64)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002636 goto err;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002637
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002638 if (addrbits == 16 ||
2639 (addrbits == 32 && !(sok & BITS32)) ||
2640 (addrbits == 64 && !(sok & BITS64)))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002641 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002642
Keith Kaniosb7a89542007-04-12 02:40:54 +00002643 /* now reorganize base/index */
2644 if (s == 1 && bt != it && bt != -1 && it != -1 &&
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002645 ((hb == b && ht == EAH_NOTBASE) ||
2646 (hb == i && ht == EAH_MAKEBASE))) {
2647 /* swap if hints say so */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002648 t = bt, bt = it, it = t;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002649 x = bx, bx = ix, ix = x;
2650 }
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002651
Jin Kyu Song164d6072013-10-15 19:10:13 -07002652 if (bt == -1 && s == 1 && !(hb == i && ht == EAH_NOTBASE)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002653 /* make single reg base, unless hint */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002654 bt = it, bx = ix, it = -1, ix = 0;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002655 }
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002656 if (eaflags & EAF_MIB) {
2657 /* only for mib operands */
2658 if (it == -1 && (hb == b && ht == EAH_NOTBASE)) {
2659 /*
2660 * make a single reg index [reg*1].
2661 * gas uses this form for an explicit index register.
2662 */
2663 it = bt, ix = bx, bt = -1, bx = 0, s = 1;
2664 }
2665 if ((ht == EAH_SUMMED) && bt == -1) {
2666 /* separate once summed index into [base, index] */
2667 bt = it, bx = ix, s--;
2668 }
2669 } else {
2670 if (((s == 2 && it != REG_NUM_ESP &&
Jin Kyu Song3d06af22013-12-18 21:28:41 -08002671 (!(eaflags & EAF_TIMESTWO) || (ht == EAH_SUMMED))) ||
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002672 s == 3 || s == 5 || s == 9) && bt == -1) {
2673 /* convert 3*EAX to EAX+2*EAX */
2674 bt = it, bx = ix, s--;
2675 }
2676 if (it == -1 && (bt & 7) != REG_NUM_ESP &&
Jin Kyu Song26ddad62013-12-18 22:01:14 -08002677 (eaflags & EAF_TIMESTWO) &&
2678 (hb == b && ht == EAH_NOTBASE)) {
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002679 /*
Jin Kyu Song26ddad62013-12-18 22:01:14 -08002680 * convert [NOSPLIT EAX*1]
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002681 * to sib format with 0x0 displacement - [EAX*1+0].
2682 */
2683 it = bt, ix = bx, bt = -1, bx = 0, s = 1;
2684 }
2685 }
Keith Kanios48af1772007-08-17 07:37:52 +00002686 if (s == 1 && it == REG_NUM_ESP) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002687 /* swap ESP into base if scale is 1 */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002688 t = it, it = bt, bt = t;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002689 x = ix, ix = bx, bx = x;
2690 }
2691 if (it == REG_NUM_ESP ||
2692 (s != 1 && s != 2 && s != 4 && s != 8 && it != -1))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002693 goto err; /* wrong, for various reasons */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002694
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002695 output->rex |= rexflags(it, ix, REX_X);
2696 output->rex |= rexflags(bt, bx, REX_B);
Keith Kaniosb7a89542007-04-12 02:40:54 +00002697
Keith Kanios48af1772007-08-17 07:37:52 +00002698 if (it == -1 && (bt & 7) != REG_NUM_ESP) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002699 /* no SIB needed */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002700 int mod, rm;
H. Peter Anvin70653092007-10-19 14:42:29 -07002701
Keith Kaniosb7a89542007-04-12 02:40:54 +00002702 if (bt == -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002703 rm = 5;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002704 mod = 0;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002705 } else {
2706 rm = (bt & 7);
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002707 if (rm != REG_NUM_EBP && o == 0 &&
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002708 seg == NO_SEG && !forw_ref &&
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002709 !(eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
Keith Kaniosb7a89542007-04-12 02:40:54 +00002710 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002711 else if (IS_MOD_01())
Keith Kaniosb7a89542007-04-12 02:40:54 +00002712 mod = 1;
2713 else
2714 mod = 2;
2715 }
H. Peter Anvinea838272002-04-30 20:51:53 +00002716
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002717 output->sib_present = false;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002718 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2719 output->modrm = GEN_MODRM(mod, rfield, rm);
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002720 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002721 /* we need a SIB */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002722 int mod, scale, index, base;
H. Peter Anvin70653092007-10-19 14:42:29 -07002723
Keith Kaniosb7a89542007-04-12 02:40:54 +00002724 if (it == -1)
2725 index = 4, s = 1;
2726 else
2727 index = (it & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -07002728
H. Peter Anvine2c80182005-01-15 22:15:51 +00002729 switch (s) {
2730 case 1:
2731 scale = 0;
2732 break;
2733 case 2:
2734 scale = 1;
2735 break;
2736 case 4:
2737 scale = 2;
2738 break;
2739 case 8:
2740 scale = 3;
2741 break;
2742 default: /* then what the smeg is it? */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002743 goto err; /* panic */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002744 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002745
Keith Kaniosb7a89542007-04-12 02:40:54 +00002746 if (bt == -1) {
2747 base = 5;
2748 mod = 0;
2749 } else {
2750 base = (bt & 7);
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002751 if (base != REG_NUM_EBP && o == 0 &&
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002752 seg == NO_SEG && !forw_ref &&
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002753 !(eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
Keith Kaniosb7a89542007-04-12 02:40:54 +00002754 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002755 else if (IS_MOD_01())
Keith Kaniosb7a89542007-04-12 02:40:54 +00002756 mod = 1;
2757 else
2758 mod = 2;
2759 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002760
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002761 output->sib_present = true;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002762 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2763 output->modrm = GEN_MODRM(mod, rfield, 4);
2764 output->sib = GEN_SIB(scale, index, base);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002765 }
2766 } else { /* it's 16-bit */
2767 int mod, rm;
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002768 int16_t o = input->offset;
H. Peter Anvin70653092007-10-19 14:42:29 -07002769
Keith Kaniosb7a89542007-04-12 02:40:54 +00002770 /* check for 64-bit long mode */
2771 if (addrbits == 64)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002772 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002773
H. Peter Anvine2c80182005-01-15 22:15:51 +00002774 /* check all registers are BX, BP, SI or DI */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002775 if ((b != -1 && b != R_BP && b != R_BX && b != R_SI && b != R_DI) ||
2776 (i != -1 && i != R_BP && i != R_BX && i != R_SI && i != R_DI))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002777 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002778
Keith Kaniosb7a89542007-04-12 02:40:54 +00002779 /* ensure the user didn't specify DWORD/QWORD */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002780 if (input->disp_size == 32 || input->disp_size == 64)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002781 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002782
H. Peter Anvine2c80182005-01-15 22:15:51 +00002783 if (s != 1 && i != -1)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002784 goto err; /* no can do, in 16-bit EA */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002785 if (b == -1 && i != -1) {
2786 int tmp = b;
2787 b = i;
2788 i = tmp;
2789 } /* swap */
2790 if ((b == R_SI || b == R_DI) && i != -1) {
2791 int tmp = b;
2792 b = i;
2793 i = tmp;
2794 }
2795 /* have BX/BP as base, SI/DI index */
2796 if (b == i)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002797 goto err; /* shouldn't ever happen, in theory */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002798 if (i != -1 && b != -1 &&
2799 (i == R_BP || i == R_BX || b == R_SI || b == R_DI))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002800 goto err; /* invalid combinations */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002801 if (b == -1) /* pure offset: handled above */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002802 goto err; /* so if it gets to here, panic! */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002803
H. Peter Anvine2c80182005-01-15 22:15:51 +00002804 rm = -1;
2805 if (i != -1)
2806 switch (i * 256 + b) {
2807 case R_SI * 256 + R_BX:
2808 rm = 0;
2809 break;
2810 case R_DI * 256 + R_BX:
2811 rm = 1;
2812 break;
2813 case R_SI * 256 + R_BP:
2814 rm = 2;
2815 break;
2816 case R_DI * 256 + R_BP:
2817 rm = 3;
2818 break;
2819 } else
2820 switch (b) {
2821 case R_SI:
2822 rm = 4;
2823 break;
2824 case R_DI:
2825 rm = 5;
2826 break;
2827 case R_BP:
2828 rm = 6;
2829 break;
2830 case R_BX:
2831 rm = 7;
2832 break;
2833 }
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002834 if (rm == -1) /* can't happen, in theory */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002835 goto err; /* so panic if it does */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002836
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002837 if (o == 0 && seg == NO_SEG && !forw_ref && rm != 6 &&
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002838 !(eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
H. Peter Anvine2c80182005-01-15 22:15:51 +00002839 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002840 else if (IS_MOD_01())
H. Peter Anvine2c80182005-01-15 22:15:51 +00002841 mod = 1;
2842 else
2843 mod = 2;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002844
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002845 output->sib_present = false; /* no SIB - it's 16-bit */
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002846 output->bytes = mod; /* bytes of offset needed */
2847 output->modrm = GEN_MODRM(mod, rfield, rm);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002848 }
2849 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002850 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002851
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002852 output->size = 1 + output->sib_present + output->bytes;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002853 return output->type;
2854
2855err:
2856 return output->type = EA_INVALID;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002857}
2858
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002859static void add_asp(insn *ins, int addrbits)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002860{
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002861 int j, valid;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002862 int defdisp;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002863
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002864 valid = (addrbits == 64) ? 64|32 : 32|16;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002865
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002866 switch (ins->prefixes[PPS_ASIZE]) {
2867 case P_A16:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002868 valid &= 16;
2869 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002870 case P_A32:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002871 valid &= 32;
2872 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002873 case P_A64:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002874 valid &= 64;
2875 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002876 case P_ASP:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002877 valid &= (addrbits == 32) ? 16 : 32;
2878 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002879 default:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002880 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002881 }
2882
2883 for (j = 0; j < ins->operands; j++) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002884 if (is_class(MEMORY, ins->oprs[j].type)) {
2885 opflags_t i, b;
H. Peter Anvin70653092007-10-19 14:42:29 -07002886
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002887 /* Verify as Register */
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002888 if (!is_register(ins->oprs[j].indexreg))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002889 i = 0;
2890 else
2891 i = nasm_reg_flags[ins->oprs[j].indexreg];
H. Peter Anvin70653092007-10-19 14:42:29 -07002892
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002893 /* Verify as Register */
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002894 if (!is_register(ins->oprs[j].basereg))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002895 b = 0;
2896 else
2897 b = nasm_reg_flags[ins->oprs[j].basereg];
H. Peter Anvin70653092007-10-19 14:42:29 -07002898
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002899 if (ins->oprs[j].scale == 0)
2900 i = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002901
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002902 if (!i && !b) {
2903 int ds = ins->oprs[j].disp_size;
2904 if ((addrbits != 64 && ds > 8) ||
2905 (addrbits == 64 && ds == 16))
2906 valid &= ds;
2907 } else {
2908 if (!(REG16 & ~b))
2909 valid &= 16;
2910 if (!(REG32 & ~b))
2911 valid &= 32;
2912 if (!(REG64 & ~b))
2913 valid &= 64;
H. Peter Anvin70653092007-10-19 14:42:29 -07002914
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002915 if (!(REG16 & ~i))
2916 valid &= 16;
2917 if (!(REG32 & ~i))
2918 valid &= 32;
2919 if (!(REG64 & ~i))
2920 valid &= 64;
2921 }
2922 }
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002923 }
2924
2925 if (valid & addrbits) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002926 ins->addr_size = addrbits;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002927 } else if (valid & ((addrbits == 32) ? 16 : 32)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002928 /* Add an address size prefix */
Cyrill Gorcunovd6851d42011-09-25 18:01:45 +04002929 ins->prefixes[PPS_ASIZE] = (addrbits == 32) ? P_A16 : P_A32;;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002930 ins->addr_size = (addrbits == 32) ? 16 : 32;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002931 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002932 /* Impossible... */
H. Peter Anvin215186f2016-02-17 20:27:41 -08002933 nasm_error(ERR_NONFATAL, "impossible combination of address sizes");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002934 ins->addr_size = addrbits; /* Error recovery */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002935 }
2936
2937 defdisp = ins->addr_size == 16 ? 16 : 32;
2938
2939 for (j = 0; j < ins->operands; j++) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002940 if (!(MEM_OFFS & ~ins->oprs[j].type) &&
2941 (ins->oprs[j].disp_size ? ins->oprs[j].disp_size : defdisp) != ins->addr_size) {
2942 /*
2943 * mem_offs sizes must match the address size; if not,
2944 * strip the MEM_OFFS bit and match only EA instructions
2945 */
2946 ins->oprs[j].type &= ~(MEM_OFFS & ~MEMORY);
2947 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002948 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002949}